1258331Smarkj/*-
2268226Shselasky * Copyright (c) 2013-2014 Kevin Lo
3258331Smarkj * All rights reserved.
4258331Smarkj *
5258331Smarkj * Redistribution and use in source and binary forms, with or without
6258331Smarkj * modification, are permitted provided that the following conditions
7258331Smarkj * are met:
8258331Smarkj * 1. Redistributions of source code must retain the above copyright
9258331Smarkj *    notice, this list of conditions and the following disclaimer.
10258331Smarkj * 2. Redistributions in binary form must reproduce the above copyright
11258331Smarkj *    notice, this list of conditions and the following disclaimer in the
12258331Smarkj *    documentation and/or other materials provided with the distribution.
13258331Smarkj *
14258331Smarkj * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
15258331Smarkj * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16258331Smarkj * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17258331Smarkj * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
18258331Smarkj * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19258331Smarkj * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20258331Smarkj * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21258331Smarkj * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22258331Smarkj * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23258331Smarkj * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
24258331Smarkj * THE POSSIBILITY OF SUCH DAMAGE.
25258331Smarkj *
26258331Smarkj * $FreeBSD$
27258331Smarkj */
28258331Smarkj
29258331Smarkj#define	AXGE_ACCESS_MAC			0x01
30258331Smarkj#define	AXGE_ACCESS_PHY			0x02
31258331Smarkj#define	AXGE_ACCESS_WAKEUP		0x03
32258331Smarkj#define	AXGE_ACCESS_EEPROM		0x04
33258331Smarkj#define	AXGE_ACCESS_EFUSE		0x05
34258331Smarkj#define	AXGE_RELOAD_EEPROM_EFUSE	0x06
35258331Smarkj#define	AXGE_WRITE_EFUSE_EN		0x09
36258331Smarkj#define	AXGE_WRITE_EFUSE_DIS		0x0A
37258331Smarkj#define	AXGE_ACCESS_MFAB		0x10
38258331Smarkj
39268226Shselasky/* Physical link status register */
40268226Shselasky#define	AXGE_PLSR			0x02
41268226Shselasky#define	PLSR_USB_FS			0x01
42268226Shselasky#define	PLSR_USB_HS			0x02
43268226Shselasky#define	PLSR_USB_SS			0x04
44258331Smarkj
45268226Shselasky/* EEPROM address register */
46268226Shselasky#define	AXGE_EAR			0x07
47258331Smarkj
48268226Shselasky/* EEPROM data low register */
49268226Shselasky#define	AXGE_EDLR			0x08
50258331Smarkj
51268226Shselasky/* EEPROM data high register */
52268226Shselasky#define	AXGE_EDHR			0x09
53258331Smarkj
54268226Shselasky/* EEPROM command register */
55268226Shselasky#define	AXGE_ECR			0x0a
56258331Smarkj
57268226Shselasky/* Rx control register */
58268226Shselasky#define	AXGE_RCR			0x0b
59268226Shselasky#define	RCR_STOP			0x0000
60268226Shselasky#define	RCR_PRO				0x0001
61268226Shselasky#define	RCR_AMALL			0x0002
62268226Shselasky#define	RCR_AB				0x0008
63268226Shselasky#define	RCR_AM				0x0010
64268226Shselasky#define	RCR_AP				0x0020
65268226Shselasky#define	RCR_SO				0x0080
66268226Shselasky#define	RCR_DROP_CRCE			0x0100
67268226Shselasky#define	RCR_IPE				0x0200
68268226Shselasky#define	RCR_TX_CRC_PAD			0x0400
69258331Smarkj
70268226Shselasky/* Node id register */
71268226Shselasky#define	AXGE_NIDR			0x10
72258331Smarkj
73268226Shselasky/* Multicast filter array */
74268226Shselasky#define	AXGE_MFA			0x16
75258331Smarkj
76268226Shselasky/* Medium status register */
77268226Shselasky#define	AXGE_MSR			0x22
78268226Shselasky#define	MSR_GM				0x0001
79268226Shselasky#define	MSR_FD				0x0002
80268226Shselasky#define	MSR_EN_125MHZ			0x0008
81268226Shselasky#define	MSR_RFC				0x0010
82268226Shselasky#define	MSR_TFC				0x0020
83268226Shselasky#define	MSR_RE				0x0100
84268226Shselasky#define	MSR_PS				0x0200
85268226Shselasky
86268226Shselasky/* Monitor mode status register */
87268226Shselasky#define	AXGE_MMSR			0x24
88268226Shselasky#define	MMSR_RWLC			0x02
89268226Shselasky#define	MMSR_RWMP			0x04
90268226Shselasky#define	MMSR_RWWF			0x08
91268226Shselasky#define	MMSR_RW_FLAG			0x10
92268226Shselasky#define	MMSR_PME_POL			0x20
93268226Shselasky#define	MMSR_PME_TYPE			0x40
94268226Shselasky#define	MMSR_PME_IND			0x80
95268226Shselasky
96268226Shselasky/* GPIO control/status register */
97268226Shselasky#define	AXGE_GPIOCR			0x25
98268226Shselasky
99268226Shselasky/* Ethernet PHY power & reset control register */
100268226Shselasky#define	AXGE_EPPRCR			0x26
101268226Shselasky#define	EPPRCR_BZ			0x0010
102268226Shselasky#define	EPPRCR_IPRL			0x0020
103268226Shselasky#define	EPPRCR_AUTODETACH		0x1000
104268226Shselasky
105258331Smarkj#define	AXGE_RX_BULKIN_QCTRL		0x2e
106258331Smarkj
107258331Smarkj#define	AXGE_CLK_SELECT			0x33
108258331Smarkj#define	AXGE_CLK_SELECT_BCS		0x01
109258331Smarkj#define	AXGE_CLK_SELECT_ACS		0x02
110258331Smarkj#define	AXGE_CLK_SELECT_ACSREQ		0x10
111258331Smarkj#define	AXGE_CLK_SELECT_ULR		0x08
112258331Smarkj
113268226Shselasky/* COE Rx control register */
114268226Shselasky#define	AXGE_CRCR			0x34
115268226Shselasky#define	CRCR_IP				0x01
116268226Shselasky#define	CRCR_TCP			0x02
117268226Shselasky#define	CRCR_UDP			0x04
118268226Shselasky#define	CRCR_ICMP			0x08
119268226Shselasky#define	CRCR_IGMP			0x10
120268226Shselasky#define	CRCR_TCPV6			0x20
121268226Shselasky#define	CRCR_UDPV6			0x40
122268226Shselasky#define	CRCR_ICMPV6			0x80
123258331Smarkj
124268226Shselasky/* COE Tx control register */
125268226Shselasky#define	AXGE_CTCR			0x35
126268226Shselasky#define	CTCR_IP				0x01
127268226Shselasky#define	CTCR_TCP			0x02
128268226Shselasky#define	CTCR_UDP			0x04
129268226Shselasky#define	CTCR_ICMP			0x08
130268226Shselasky#define	CTCR_IGMP			0x10
131268226Shselasky#define	CTCR_TCPV6			0x20
132268226Shselasky#define	CTCR_UDPV6			0x40
133268226Shselasky#define	CTCR_ICMPV6			0x80
134258331Smarkj
135268226Shselasky/* Pause water level high register */
136268226Shselasky#define	AXGE_PWLHR			0x54
137258331Smarkj
138268226Shselasky/* Pause water level low register */
139268226Shselasky#define	AXGE_PWLLR			0x55
140258331Smarkj
141258331Smarkj#define	AXGE_CONFIG_IDX			0	/* config number 1 */
142258331Smarkj#define	AXGE_IFACE_IDX			0
143258331Smarkj
144258331Smarkj#define	AXGE_RXHDR_L4_TYPE_MASK		0x1c
145268226Shselasky#define	AXGE_RXHDR_L4CSUM_ERR		1
146268226Shselasky#define	AXGE_RXHDR_L3CSUM_ERR		2
147258331Smarkj#define	AXGE_RXHDR_L4_TYPE_UDP		4
148258331Smarkj#define	AXGE_RXHDR_L4_TYPE_TCP		16
149268226Shselasky#define	AXGE_RXHDR_CRC_ERR		0x20000000
150268226Shselasky#define	AXGE_RXHDR_DROP_ERR		0x80000000
151258331Smarkj
152258331Smarkj#define	GET_MII(sc)		uether_getmii(&(sc)->sc_ue)
153258331Smarkj
154258331Smarkj/* The interrupt endpoint is currently unused by the ASIX part. */
155258331Smarkjenum {
156258331Smarkj	AXGE_BULK_DT_WR,
157258331Smarkj	AXGE_BULK_DT_RD,
158258331Smarkj	AXGE_N_TRANSFER,
159258331Smarkj};
160258331Smarkj
161258331Smarkjstruct axge_softc {
162258331Smarkj	struct usb_ether	sc_ue;
163258331Smarkj	struct mtx		sc_mtx;
164258331Smarkj	struct usb_xfer		*sc_xfer[AXGE_N_TRANSFER];
165258331Smarkj	int			sc_phyno;
166258331Smarkj
167258331Smarkj	int			sc_flags;
168258331Smarkj#define	AXGE_FLAG_LINK		0x0001	/* got a link */
169258331Smarkj};
170258331Smarkj
171258331Smarkj#define	AXGE_LOCK(_sc)			mtx_lock(&(_sc)->sc_mtx)
172258331Smarkj#define	AXGE_UNLOCK(_sc)		mtx_unlock(&(_sc)->sc_mtx)
173258331Smarkj#define	AXGE_LOCK_ASSERT(_sc, t)	mtx_assert(&(_sc)->sc_mtx, t)
174