MipsInstrInfo.td revision 360784
1//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the Mips implementation of the TargetInstrInfo class.
10//
11//===----------------------------------------------------------------------===//
12
13
14//===----------------------------------------------------------------------===//
15// Mips profiles and nodes
16//===----------------------------------------------------------------------===//
17
18def SDT_MipsJmpLink      : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
19def SDT_MipsCMov         : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
20                                                SDTCisSameAs<1, 2>,
21                                                SDTCisSameAs<3, 4>,
22                                                SDTCisInt<4>]>;
23def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
24def SDT_MipsCallSeqEnd   : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
25def SDT_MFLOHI : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisVT<1, untyped>]>;
26def SDT_MTLOHI : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>,
27                                      SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
28def SDT_MipsMultDiv : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>, SDTCisInt<1>,
29                                    SDTCisSameAs<1, 2>]>;
30def SDT_MipsMAddMSub : SDTypeProfile<1, 3,
31                                     [SDTCisVT<0, untyped>, SDTCisSameAs<0, 3>,
32                                      SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
33def SDT_MipsDivRem16 : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>]>;
34
35def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
36
37def SDT_Sync             : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
38
39def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
40                                   SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
41def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
42                                   SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
43                                   SDTCisSameAs<0, 4>]>;
44
45def SDTMipsLoadLR  : SDTypeProfile<1, 2,
46                                   [SDTCisInt<0>, SDTCisPtrTy<1>,
47                                    SDTCisSameAs<0, 2>]>;
48
49// Call
50def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
51                         [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
52                          SDNPVariadic]>;
53
54// Tail call
55def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
56                          [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
57
58// Hi and Lo nodes are used to handle global addresses. Used on
59// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
60// static model. (nothing to do with Mips Registers Hi and Lo)
61
62// Hi is the odd node out, on MIPS64 it can expand to either daddiu when
63// using static relocations with 64 bit symbols, or lui when using 32 bit
64// symbols.
65def MipsHigher : SDNode<"MipsISD::Higher", SDTIntUnaryOp>;
66def MipsHighest : SDNode<"MipsISD::Highest", SDTIntUnaryOp>;
67def MipsHi    : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
68def MipsLo    : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
69
70def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
71
72// Hi node for accessing the GOT.
73def MipsGotHi : SDNode<"MipsISD::GotHi", SDTIntUnaryOp>;
74
75// Hi node for handling TLS offsets
76def MipsTlsHi   : SDNode<"MipsISD::TlsHi", SDTIntUnaryOp>;
77
78// Thread pointer
79def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
80
81// Return
82def MipsRet : SDNode<"MipsISD::Ret", SDTNone,
83                     [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
84
85def MipsERet : SDNode<"MipsISD::ERet", SDTNone,
86                      [SDNPHasChain, SDNPOptInGlue, SDNPSideEffect]>;
87
88// These are target-independent nodes, but have target-specific formats.
89def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
90                           [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
91def callseq_end   : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
92                           [SDNPHasChain, SDNPSideEffect,
93                            SDNPOptInGlue, SDNPOutGlue]>;
94
95// Nodes used to extract LO/HI registers.
96def MipsMFHI : SDNode<"MipsISD::MFHI", SDT_MFLOHI>;
97def MipsMFLO : SDNode<"MipsISD::MFLO", SDT_MFLOHI>;
98
99// Node used to insert 32-bit integers to LOHI register pair.
100def MipsMTLOHI : SDNode<"MipsISD::MTLOHI", SDT_MTLOHI>;
101
102// Mult nodes.
103def MipsMult  : SDNode<"MipsISD::Mult", SDT_MipsMultDiv>;
104def MipsMultu : SDNode<"MipsISD::Multu", SDT_MipsMultDiv>;
105
106// MAdd*/MSub* nodes
107def MipsMAdd  : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub>;
108def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub>;
109def MipsMSub  : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub>;
110def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub>;
111
112// DivRem(u) nodes
113def MipsDivRem    : SDNode<"MipsISD::DivRem", SDT_MipsMultDiv>;
114def MipsDivRemU   : SDNode<"MipsISD::DivRemU", SDT_MipsMultDiv>;
115def MipsDivRem16  : SDNode<"MipsISD::DivRem16", SDT_MipsDivRem16,
116                           [SDNPOutGlue]>;
117def MipsDivRemU16 : SDNode<"MipsISD::DivRemU16", SDT_MipsDivRem16,
118                           [SDNPOutGlue]>;
119
120// Target constant nodes that are not part of any isel patterns and remain
121// unchanged can cause instructions with illegal operands to be emitted.
122// Wrapper node patterns give the instruction selector a chance to replace
123// target constant nodes that would otherwise remain unchanged with ADDiu
124// nodes. Without these wrapper node patterns, the following conditional move
125// instruction is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
126// compiled:
127//  movn  %got(d)($gp), %got(c)($gp), $4
128// This instruction is illegal since movn can take only register operands.
129
130def MipsWrapper    : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
131
132def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
133
134def MipsExt :  SDNode<"MipsISD::Ext", SDT_Ext>;
135def MipsIns :  SDNode<"MipsISD::Ins", SDT_Ins>;
136def MipsCIns : SDNode<"MipsISD::CIns", SDT_Ext>;
137
138def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
139                     [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
140def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
141                     [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
142def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
143                     [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
144def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
145                     [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
146def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
147                     [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
148def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
149                     [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
150def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
151                     [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
152def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
153                     [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
154
155//===----------------------------------------------------------------------===//
156// Mips Instruction Predicate Definitions.
157//===----------------------------------------------------------------------===//
158def HasMips2     :    Predicate<"Subtarget->hasMips2()">,
159                      AssemblerPredicate<"FeatureMips2">;
160def HasMips3_32  :    Predicate<"Subtarget->hasMips3_32()">,
161                      AssemblerPredicate<"FeatureMips3_32">;
162def HasMips3_32r2 :   Predicate<"Subtarget->hasMips3_32r2()">,
163                      AssemblerPredicate<"FeatureMips3_32r2">;
164def HasMips3     :    Predicate<"Subtarget->hasMips3()">,
165                      AssemblerPredicate<"FeatureMips3">;
166def NotMips3     :    Predicate<"!Subtarget->hasMips3()">,
167                      AssemblerPredicate<"!FeatureMips3">;
168def HasMips4_32  :    Predicate<"Subtarget->hasMips4_32()">,
169                      AssemblerPredicate<"FeatureMips4_32">;
170def NotMips4_32  :    Predicate<"!Subtarget->hasMips4_32()">,
171                      AssemblerPredicate<"!FeatureMips4_32">;
172def HasMips4_32r2 :   Predicate<"Subtarget->hasMips4_32r2()">,
173                      AssemblerPredicate<"FeatureMips4_32r2">;
174def HasMips5_32r2 :   Predicate<"Subtarget->hasMips5_32r2()">,
175                      AssemblerPredicate<"FeatureMips5_32r2">;
176def HasMips32    :    Predicate<"Subtarget->hasMips32()">,
177                      AssemblerPredicate<"FeatureMips32">;
178def HasMips32r2  :    Predicate<"Subtarget->hasMips32r2()">,
179                      AssemblerPredicate<"FeatureMips32r2">;
180def HasMips32r5  :    Predicate<"Subtarget->hasMips32r5()">,
181                      AssemblerPredicate<"FeatureMips32r5">;
182def HasMips32r6  :    Predicate<"Subtarget->hasMips32r6()">,
183                      AssemblerPredicate<"FeatureMips32r6">;
184def NotMips32r6  :    Predicate<"!Subtarget->hasMips32r6()">,
185                      AssemblerPredicate<"!FeatureMips32r6">;
186def IsGP64bit    :    Predicate<"Subtarget->isGP64bit()">,
187                      AssemblerPredicate<"FeatureGP64Bit">;
188def IsGP32bit    :    Predicate<"!Subtarget->isGP64bit()">,
189                      AssemblerPredicate<"!FeatureGP64Bit">;
190def IsPTR64bit    :   Predicate<"Subtarget->isABI_N64()">,
191                      AssemblerPredicate<"FeaturePTR64Bit">;
192def IsPTR32bit    :   Predicate<"!Subtarget->isABI_N64()">,
193                      AssemblerPredicate<"!FeaturePTR64Bit">;
194def HasMips64    :    Predicate<"Subtarget->hasMips64()">,
195                      AssemblerPredicate<"FeatureMips64">;
196def NotMips64    :    Predicate<"!Subtarget->hasMips64()">,
197                      AssemblerPredicate<"!FeatureMips64">;
198def HasMips64r2  :    Predicate<"Subtarget->hasMips64r2()">,
199                      AssemblerPredicate<"FeatureMips64r2">;
200def HasMips64r5  :    Predicate<"Subtarget->hasMips64r5()">,
201                      AssemblerPredicate<"FeatureMips64r5">;
202def HasMips64r6  :    Predicate<"Subtarget->hasMips64r6()">,
203                      AssemblerPredicate<"FeatureMips64r6">;
204def NotMips64r6  :    Predicate<"!Subtarget->hasMips64r6()">,
205                      AssemblerPredicate<"!FeatureMips64r6">;
206def InMips16Mode :    Predicate<"Subtarget->inMips16Mode()">,
207                      AssemblerPredicate<"FeatureMips16">;
208def NotInMips16Mode : Predicate<"!Subtarget->inMips16Mode()">,
209                      AssemblerPredicate<"!FeatureMips16">;
210def HasCnMips    :    Predicate<"Subtarget->hasCnMips()">,
211                      AssemblerPredicate<"FeatureCnMips">;
212def NotCnMips    :    Predicate<"!Subtarget->hasCnMips()">,
213                      AssemblerPredicate<"!FeatureCnMips">;
214def HasCnMipsP   :    Predicate<"Subtarget->hasCnMipsP()">,
215                      AssemblerPredicate<"FeatureCnMipsP">;
216def NotCnMipsP   :    Predicate<"!Subtarget->hasCnMipsP()">,
217                      AssemblerPredicate<"!FeatureCnMipsP">;
218def IsSym32     :     Predicate<"Subtarget->hasSym32()">,
219                      AssemblerPredicate<"FeatureSym32">;
220def IsSym64     :     Predicate<"!Subtarget->hasSym32()">,
221                      AssemblerPredicate<"!FeatureSym32">;
222def IsN64       :     Predicate<"Subtarget->isABI_N64()">;
223def IsNotN64    :     Predicate<"!Subtarget->isABI_N64()">;
224def RelocNotPIC :     Predicate<"!TM.isPositionIndependent()">;
225def RelocPIC    :     Predicate<"TM.isPositionIndependent()">;
226def NoNaNsFPMath :    Predicate<"TM.Options.NoNaNsFPMath">;
227def UseAbs :          Predicate<"Subtarget->inAbs2008Mode() ||"
228                                "TM.Options.NoNaNsFPMath">;
229def HasStdEnc :       Predicate<"Subtarget->hasStandardEncoding()">,
230                      AssemblerPredicate<"!FeatureMips16">;
231def NotDSP :          Predicate<"!Subtarget->hasDSP()">;
232def InMicroMips    :  Predicate<"Subtarget->inMicroMipsMode()">,
233                      AssemblerPredicate<"FeatureMicroMips">;
234def NotInMicroMips :  Predicate<"!Subtarget->inMicroMipsMode()">,
235                      AssemblerPredicate<"!FeatureMicroMips">;
236def IsLE           :  Predicate<"Subtarget->isLittle()">;
237def IsBE           :  Predicate<"!Subtarget->isLittle()">;
238def IsNotNaCl    :    Predicate<"!Subtarget->isTargetNaCl()">;
239def UseTCCInDIV    :  AssemblerPredicate<"FeatureUseTCCInDIV">;
240def HasEVA       :    Predicate<"Subtarget->hasEVA()">,
241                      AssemblerPredicate<"FeatureEVA">;
242def HasMSA : Predicate<"Subtarget->hasMSA()">,
243             AssemblerPredicate<"FeatureMSA">;
244def HasMadd4 : Predicate<"!Subtarget->disableMadd4()">,
245               AssemblerPredicate<"!FeatureMadd4">;
246def HasMT  : Predicate<"Subtarget->hasMT()">,
247             AssemblerPredicate<"FeatureMT">;
248def UseIndirectJumpsHazard : Predicate<"Subtarget->useIndirectJumpsHazard()">,
249                            AssemblerPredicate<"FeatureUseIndirectJumpsHazard">;
250def NoIndirectJumpGuards : Predicate<"!Subtarget->useIndirectJumpsHazard()">,
251                           AssemblerPredicate<"!FeatureUseIndirectJumpsHazard">;
252def HasCRC   : Predicate<"Subtarget->hasCRC()">,
253               AssemblerPredicate<"FeatureCRC">;
254def HasVirt  : Predicate<"Subtarget->hasVirt()">,
255               AssemblerPredicate<"FeatureVirt">;
256def HasGINV  : Predicate<"Subtarget->hasGINV()">,
257               AssemblerPredicate<"FeatureGINV">;
258// TODO: Add support for FPOpFusion::Standard
259def AllowFPOpFusion : Predicate<"TM.Options.AllowFPOpFusion =="
260                                " FPOpFusion::Fast">;
261//===----------------------------------------------------------------------===//
262// Mips GPR size adjectives.
263// They are mutually exclusive.
264//===----------------------------------------------------------------------===//
265
266class GPR_32 { list<Predicate> GPRPredicates = [IsGP32bit]; }
267class GPR_64 { list<Predicate> GPRPredicates = [IsGP64bit]; }
268
269class PTR_32 { list<Predicate> PTRPredicates = [IsPTR32bit]; }
270class PTR_64 { list<Predicate> PTRPredicates = [IsPTR64bit]; }
271
272//===----------------------------------------------------------------------===//
273// Mips Symbol size adjectives.
274// They are mutally exculsive.
275//===----------------------------------------------------------------------===//
276
277class SYM_32 { list<Predicate> SYMPredicates = [IsSym32]; }
278class SYM_64 { list<Predicate> SYMPredicates = [IsSym64]; }
279
280//===----------------------------------------------------------------------===//
281// Mips ISA/ASE membership and instruction group membership adjectives.
282// They are mutually exclusive.
283//===----------------------------------------------------------------------===//
284
285// FIXME: I'd prefer to use additive predicates to build the instruction sets
286//        but we are short on assembler feature bits at the moment. Using a
287//        subtractive predicate will hopefully keep us under the 32 predicate
288//        limit long enough to develop an alternative way to handle P1||P2
289//        predicates.
290class ISA_MIPS1 {
291  list<Predicate> EncodingPredicates = [HasStdEnc];
292}
293class ISA_MIPS1_NOT_MIPS3 {
294  list<Predicate> InsnPredicates = [NotMips3];
295  list<Predicate> EncodingPredicates = [HasStdEnc];
296}
297class ISA_MIPS1_NOT_4_32 {
298  list<Predicate> InsnPredicates = [NotMips4_32];
299  list<Predicate> EncodingPredicates = [HasStdEnc];
300}
301class ISA_MIPS1_NOT_32R6_64R6 {
302  list<Predicate> InsnPredicates = [NotMips32r6, NotMips64r6];
303  list<Predicate> EncodingPredicates = [HasStdEnc];
304}
305class ISA_MIPS2 {
306  list<Predicate> InsnPredicates = [HasMips2];
307  list<Predicate> EncodingPredicates = [HasStdEnc];
308}
309class ISA_MIPS2_NOT_32R6_64R6 {
310  list<Predicate> InsnPredicates = [HasMips2, NotMips32r6, NotMips64r6];
311  list<Predicate> EncodingPredicates = [HasStdEnc];
312}
313class ISA_MIPS3 {
314  list<Predicate> InsnPredicates = [HasMips3];
315  list<Predicate> EncodingPredicates = [HasStdEnc];
316}
317class ISA_MIPS3_NOT_32R6_64R6 {
318  list<Predicate> InsnPredicates = [HasMips3, NotMips32r6, NotMips64r6];
319  list<Predicate> EncodingPredicates = [HasStdEnc];
320}
321class ISA_MIPS32 {
322  list<Predicate> InsnPredicates = [HasMips32];
323  list<Predicate> EncodingPredicates = [HasStdEnc];
324}
325class ISA_MIPS32_NOT_32R6_64R6 {
326  list<Predicate> InsnPredicates = [HasMips32, NotMips32r6, NotMips64r6];
327  list<Predicate> EncodingPredicates = [HasStdEnc];
328}
329class ISA_MIPS32R2 {
330  list<Predicate> InsnPredicates = [HasMips32r2];
331  list<Predicate> EncodingPredicates = [HasStdEnc];
332}
333class ISA_MIPS32R2_NOT_32R6_64R6 {
334  list<Predicate> InsnPredicates = [HasMips32r2, NotMips32r6, NotMips64r6];
335  list<Predicate> EncodingPredicates = [HasStdEnc];
336}
337class ISA_MIPS32R5 {
338  list<Predicate> InsnPredicates = [HasMips32r5];
339  list<Predicate> EncodingPredicates = [HasStdEnc];
340}
341class ISA_MIPS64 {
342  list<Predicate> InsnPredicates = [HasMips64];
343  list<Predicate> EncodingPredicates = [HasStdEnc];
344}
345class ISA_MIPS64_NOT_64R6 {
346  list<Predicate> InsnPredicates = [HasMips64, NotMips64r6];
347  list<Predicate> EncodingPredicates = [HasStdEnc];
348}
349class ISA_MIPS64R2 {
350  list<Predicate> InsnPredicates = [HasMips64r2];
351  list<Predicate> EncodingPredicates = [HasStdEnc];
352}
353class ISA_MIPS64R5 {
354  list<Predicate> InsnPredicates = [HasMips64r5];
355  list<Predicate> EncodingPredicates = [HasStdEnc];
356}
357class ISA_MIPS32R6 {
358  list<Predicate> InsnPredicates = [HasMips32r6];
359  list<Predicate> EncodingPredicates = [HasStdEnc];
360}
361class ISA_MIPS64R6 {
362  list<Predicate> InsnPredicates = [HasMips64r6];
363  list<Predicate> EncodingPredicates = [HasStdEnc];
364}
365class ISA_MICROMIPS {
366  list<Predicate> EncodingPredicates = [InMicroMips];
367}
368class ISA_MICROMIPS32R5 {
369  list<Predicate> InsnPredicates = [HasMips32r5];
370  list<Predicate> EncodingPredicates = [InMicroMips];
371}
372class ISA_MICROMIPS32R6 {
373  list<Predicate> InsnPredicates = [HasMips32r6];
374  list<Predicate> EncodingPredicates = [InMicroMips];
375}
376class ISA_MICROMIPS64R6 {
377  list<Predicate> InsnPredicates = [HasMips64r6];
378  list<Predicate> EncodingPredicates = [InMicroMips];
379}
380class ISA_MICROMIPS32_NOT_MIPS32R6 {
381  list<Predicate> InsnPredicates = [NotMips32r6];
382  list<Predicate> EncodingPredicates = [InMicroMips];
383}
384class ASE_EVA { list<Predicate> ASEPredicate = [HasEVA]; }
385
386// The portions of MIPS-III that were also added to MIPS32
387class INSN_MIPS3_32 {
388  list<Predicate> InsnPredicates = [HasMips3_32];
389  list<Predicate> EncodingPredicates = [HasStdEnc];
390}
391
392// The portions of MIPS-III that were also added to MIPS32 but were removed in
393// MIPS32r6 and MIPS64r6.
394class INSN_MIPS3_32_NOT_32R6_64R6 {
395  list<Predicate> InsnPredicates = [HasMips3_32, NotMips32r6, NotMips64r6];
396  list<Predicate> EncodingPredicates = [HasStdEnc];
397}
398
399// The portions of MIPS-III that were also added to MIPS32
400class INSN_MIPS3_32R2 {
401  list<Predicate> InsnPredicates = [HasMips3_32r2];
402  list<Predicate> EncodingPredicates = [HasStdEnc];
403}
404
405// The portions of MIPS-IV that were also added to MIPS32.
406class INSN_MIPS4_32 {
407  list <Predicate> InsnPredicates = [HasMips4_32];
408  list<Predicate> EncodingPredicates = [HasStdEnc];
409}
410
411// The portions of MIPS-IV that were also added to MIPS32 but were removed in
412// MIPS32r6 and MIPS64r6.
413class INSN_MIPS4_32_NOT_32R6_64R6 {
414  list<Predicate> InsnPredicates = [HasMips4_32, NotMips32r6, NotMips64r6];
415  list<Predicate> EncodingPredicates = [HasStdEnc];
416}
417
418// The portions of MIPS-IV that were also added to MIPS32r2 but were removed in
419// MIPS32r6 and MIPS64r6.
420class INSN_MIPS4_32R2_NOT_32R6_64R6 {
421  list<Predicate> InsnPredicates = [HasMips4_32r2, NotMips32r6, NotMips64r6];
422  list<Predicate> EncodingPredicates = [HasStdEnc];
423}
424
425// The portions of MIPS-IV that were also added to MIPS32r2.
426class INSN_MIPS4_32R2 {
427  list<Predicate> InsnPredicates = [HasMips4_32r2];
428  list<Predicate> EncodingPredicates = [HasStdEnc];
429}
430
431// The portions of MIPS-V that were also added to MIPS32r2 but were removed in
432// MIPS32r6 and MIPS64r6.
433class INSN_MIPS5_32R2_NOT_32R6_64R6 {
434  list<Predicate> InsnPredicates = [HasMips5_32r2, NotMips32r6, NotMips64r6];
435  list<Predicate> EncodingPredicates = [HasStdEnc];
436}
437
438class ASE_CNMIPS {
439  list<Predicate> ASEPredicate = [HasCnMips];
440}
441
442class NOT_ASE_CNMIPS {
443  list<Predicate> ASEPredicate = [NotCnMips];
444}
445
446class ASE_CNMIPSP {
447  list<Predicate> ASEPredicate = [HasCnMipsP];
448}
449
450class NOT_ASE_CNMIPSP {
451  list<Predicate> ASEPredicate = [NotCnMipsP];
452}
453
454class ASE_MIPS64_CNMIPS {
455  list<Predicate> ASEPredicate = [HasMips64, HasCnMips];
456}
457
458class ASE_MSA {
459  list<Predicate> ASEPredicate = [HasMSA];
460}
461
462class ASE_MSA_NOT_MSA64 {
463  list<Predicate> ASEPredicate = [HasMSA, NotMips64];
464}
465
466class ASE_MSA64 {
467  list<Predicate> ASEPredicate = [HasMSA, HasMips64];
468}
469
470class ASE_MT {
471  list <Predicate> ASEPredicate = [HasMT];
472}
473
474class ASE_CRC {
475  list <Predicate> ASEPredicate = [HasCRC];
476}
477
478class ASE_VIRT {
479  list <Predicate> ASEPredicate = [HasVirt];
480}
481
482class ASE_GINV {
483  list <Predicate> ASEPredicate = [HasGINV];
484}
485
486// Class used for separating microMIPSr6 and microMIPS (r3) instruction.
487// It can be used only on instructions that doesn't inherit PredicateControl.
488class ISA_MICROMIPS_NOT_32R6 : PredicateControl {
489  let InsnPredicates = [NotMips32r6];
490  let EncodingPredicates = [InMicroMips];
491}
492
493class ASE_NOT_DSP {
494  list<Predicate> ASEPredicate = [NotDSP];
495}
496
497class MADD4 {
498  list<Predicate> AdditionalPredicates = [HasMadd4];
499}
500
501// Classses used for separating expansions that differ based on the ABI in
502// use.
503class ABI_N64 {
504  list<Predicate> AdditionalPredicates = [IsN64];
505}
506
507class ABI_NOT_N64 {
508  list<Predicate> AdditionalPredicates = [IsNotN64];
509}
510
511class FPOP_FUSION_FAST {
512  list <Predicate> AdditionalPredicates = [AllowFPOpFusion];
513}
514
515//===----------------------------------------------------------------------===//
516
517class MipsPat<dag pattern, dag result> : Pat<pattern, result>, PredicateControl;
518
519class MipsInstAlias<string Asm, dag Result, bit Emit = 0b1> :
520  InstAlias<Asm, Result, Emit>, PredicateControl;
521
522class IsCommutable {
523  bit isCommutable = 1;
524}
525
526class IsBranch {
527  bit isBranch = 1;
528  bit isCTI = 1;
529}
530
531class IsReturn {
532  bit isReturn = 1;
533  bit isCTI = 1;
534}
535
536class IsCall {
537  bit isCall = 1;
538  bit isCTI = 1;
539}
540
541class IsTailCall {
542  bit isCall = 1;
543  bit isTerminator = 1;
544  bit isReturn = 1;
545  bit isBarrier = 1;
546  bit hasExtraSrcRegAllocReq = 1;
547  bit isCodeGenOnly = 1;
548  bit isCTI = 1;
549}
550
551class IsAsCheapAsAMove {
552  bit isAsCheapAsAMove = 1;
553}
554
555class NeverHasSideEffects {
556  bit hasSideEffects = 0;
557}
558
559//===----------------------------------------------------------------------===//
560// Instruction format superclass
561//===----------------------------------------------------------------------===//
562
563include "MipsInstrFormats.td"
564
565//===----------------------------------------------------------------------===//
566// Mips Operand, Complex Patterns and Transformations Definitions.
567//===----------------------------------------------------------------------===//
568
569class ConstantSImmAsmOperandClass<int Bits, list<AsmOperandClass> Supers = [],
570                                  int Offset = 0> : AsmOperandClass {
571  let Name = "ConstantSImm" # Bits # "_" # Offset;
572  let RenderMethod = "addConstantSImmOperands<" # Bits # ", " # Offset # ">";
573  let PredicateMethod = "isConstantSImm<" # Bits # ", " # Offset # ">";
574  let SuperClasses = Supers;
575  let DiagnosticType = "SImm" # Bits # "_" # Offset;
576}
577
578class SimmLslAsmOperandClass<int Bits, list<AsmOperandClass> Supers = [],
579                                  int Shift = 0> : AsmOperandClass {
580  let Name = "Simm" # Bits # "_Lsl" # Shift;
581  let RenderMethod = "addImmOperands";
582  let PredicateMethod = "isScaledSImm<" # Bits # ", " # Shift # ">";
583  let SuperClasses = Supers;
584  let DiagnosticType = "SImm" # Bits # "_Lsl" # Shift;
585}
586
587class ConstantUImmAsmOperandClass<int Bits, list<AsmOperandClass> Supers = [],
588                                  int Offset = 0> : AsmOperandClass {
589  let Name = "ConstantUImm" # Bits # "_" # Offset;
590  let RenderMethod = "addConstantUImmOperands<" # Bits # ", " # Offset # ">";
591  let PredicateMethod = "isConstantUImm<" # Bits # ", " # Offset # ">";
592  let SuperClasses = Supers;
593  let DiagnosticType = "UImm" # Bits # "_" # Offset;
594}
595
596class ConstantUImmRangeAsmOperandClass<int Bottom, int Top,
597                                       list<AsmOperandClass> Supers = []>
598    : AsmOperandClass {
599  let Name = "ConstantUImmRange" # Bottom # "_" # Top;
600  let RenderMethod = "addImmOperands";
601  let PredicateMethod = "isConstantUImmRange<" # Bottom # ", " # Top # ">";
602  let SuperClasses = Supers;
603  let DiagnosticType = "UImmRange" # Bottom # "_" # Top;
604}
605
606class SImmAsmOperandClass<int Bits, list<AsmOperandClass> Supers = []>
607    : AsmOperandClass {
608  let Name = "SImm" # Bits;
609  let RenderMethod = "addSImmOperands<" # Bits # ">";
610  let PredicateMethod = "isSImm<" # Bits # ">";
611  let SuperClasses = Supers;
612  let DiagnosticType = "SImm" # Bits;
613}
614
615class UImmAsmOperandClass<int Bits, list<AsmOperandClass> Supers = []>
616    : AsmOperandClass {
617  let Name = "UImm" # Bits;
618  let RenderMethod = "addUImmOperands<" # Bits # ">";
619  let PredicateMethod = "isUImm<" # Bits # ">";
620  let SuperClasses = Supers;
621  let DiagnosticType = "UImm" # Bits;
622}
623
624// Generic case - only to support certain assembly pseudo instructions.
625class UImmAnyAsmOperandClass<int Bits, list<AsmOperandClass> Supers = []>
626    : AsmOperandClass {
627  let Name = "ImmAny";
628  let RenderMethod = "addConstantUImmOperands<32>";
629  let PredicateMethod = "isSImm<" # Bits # ">";
630  let SuperClasses = Supers;
631  let DiagnosticType = "ImmAny";
632}
633
634// AsmOperandClasses require a strict ordering which is difficult to manage
635// as a hierarchy. Instead, we use a linear ordering and impose an order that
636// is in some places arbitrary.
637//
638// Here the rules that are in use:
639// * Wider immediates are a superset of narrower immediates:
640//     uimm4 < uimm5 < uimm6
641// * For the same bit-width, unsigned immediates are a superset of signed
642//   immediates::
643//     simm4 < uimm4 < simm5 < uimm5
644// * For the same upper-bound, signed immediates are a superset of unsigned
645//   immediates:
646//     uimm3 < simm4 < uimm4 < simm4
647// * Modified immediates are a superset of ordinary immediates:
648//     uimm5 < uimm5_plus1 (1..32) < uimm5_plus32 (32..63) < uimm6
649//   The term 'superset' starts to break down here since the uimm5_plus* classes
650//   are not true supersets of uimm5 (but they are still subsets of uimm6).
651// * 'Relaxed' immediates are supersets of the corresponding unsigned immediate.
652//     uimm16 < uimm16_relaxed
653// * The codeGen pattern type is arbitrarily ordered.
654//     uimm5 < uimm5_64, and uimm5 < vsplat_uimm5
655//   This is entirely arbitrary. We need an ordering and what we pick is
656//   unimportant since only one is possible for a given mnemonic.
657
658def UImm32CoercedAsmOperandClass : UImmAnyAsmOperandClass<33, []> {
659  let Name = "UImm32_Coerced";
660  let DiagnosticType = "UImm32_Coerced";
661}
662def SImm32RelaxedAsmOperandClass
663    : SImmAsmOperandClass<32, [UImm32CoercedAsmOperandClass]> {
664  let Name = "SImm32_Relaxed";
665  let PredicateMethod = "isAnyImm<33>";
666  let DiagnosticType = "SImm32_Relaxed";
667}
668def SImm32AsmOperandClass
669    : SImmAsmOperandClass<32, [SImm32RelaxedAsmOperandClass]>;
670def ConstantUImm26AsmOperandClass
671    : ConstantUImmAsmOperandClass<26, [SImm32AsmOperandClass]>;
672def ConstantUImm20AsmOperandClass
673    : ConstantUImmAsmOperandClass<20, [ConstantUImm26AsmOperandClass]>;
674def ConstantSImm19Lsl2AsmOperandClass : AsmOperandClass {
675  let Name = "SImm19Lsl2";
676  let RenderMethod = "addImmOperands";
677  let PredicateMethod = "isScaledSImm<19, 2>";
678  let SuperClasses = [ConstantUImm20AsmOperandClass];
679  let DiagnosticType = "SImm19_Lsl2";
680}
681def UImm16RelaxedAsmOperandClass
682    : UImmAsmOperandClass<16, [ConstantUImm20AsmOperandClass]> {
683  let Name = "UImm16_Relaxed";
684  let PredicateMethod = "isAnyImm<16>";
685  let DiagnosticType = "UImm16_Relaxed";
686}
687// Similar to the relaxed classes which take an SImm and render it as
688// an UImm, this takes a UImm and renders it as an SImm.
689def UImm16AltRelaxedAsmOperandClass
690    : SImmAsmOperandClass<16, [UImm16RelaxedAsmOperandClass]> {
691  let Name = "UImm16_AltRelaxed";
692  let PredicateMethod = "isUImm<16>";
693  let DiagnosticType = "UImm16_AltRelaxed";
694}
695// FIXME: One of these should probably have UImm16AsmOperandClass as the
696//        superclass instead of UImm16RelaxedasmOPerandClass.
697def UImm16AsmOperandClass
698    : UImmAsmOperandClass<16, [UImm16RelaxedAsmOperandClass]>;
699def SImm16RelaxedAsmOperandClass
700    : SImmAsmOperandClass<16, [UImm16RelaxedAsmOperandClass]> {
701  let Name = "SImm16_Relaxed";
702  let PredicateMethod = "isAnyImm<16>";
703  let DiagnosticType = "SImm16_Relaxed";
704}
705def SImm16AsmOperandClass
706    : SImmAsmOperandClass<16, [SImm16RelaxedAsmOperandClass]>;
707def ConstantSImm10Lsl3AsmOperandClass : AsmOperandClass {
708  let Name = "SImm10Lsl3";
709  let RenderMethod = "addImmOperands";
710  let PredicateMethod = "isScaledSImm<10, 3>";
711  let SuperClasses = [SImm16AsmOperandClass];
712  let DiagnosticType = "SImm10_Lsl3";
713}
714def ConstantSImm10Lsl2AsmOperandClass : AsmOperandClass {
715  let Name = "SImm10Lsl2";
716  let RenderMethod = "addImmOperands";
717  let PredicateMethod = "isScaledSImm<10, 2>";
718  let SuperClasses = [ConstantSImm10Lsl3AsmOperandClass];
719  let DiagnosticType = "SImm10_Lsl2";
720}
721def ConstantSImm11AsmOperandClass
722    : ConstantSImmAsmOperandClass<11, [ConstantSImm10Lsl2AsmOperandClass]>;
723def ConstantSImm10Lsl1AsmOperandClass : AsmOperandClass {
724  let Name = "SImm10Lsl1";
725  let RenderMethod = "addImmOperands";
726  let PredicateMethod = "isScaledSImm<10, 1>";
727  let SuperClasses = [ConstantSImm11AsmOperandClass];
728  let DiagnosticType = "SImm10_Lsl1";
729}
730def ConstantUImm10AsmOperandClass
731    : ConstantUImmAsmOperandClass<10, [ConstantSImm10Lsl1AsmOperandClass]>;
732def ConstantSImm10AsmOperandClass
733    : ConstantSImmAsmOperandClass<10, [ConstantUImm10AsmOperandClass]>;
734def ConstantSImm9AsmOperandClass
735    : ConstantSImmAsmOperandClass<9, [ConstantSImm10AsmOperandClass]>;
736def ConstantSImm7Lsl2AsmOperandClass : AsmOperandClass {
737  let Name = "SImm7Lsl2";
738  let RenderMethod = "addImmOperands";
739  let PredicateMethod = "isScaledSImm<7, 2>";
740  let SuperClasses = [ConstantSImm9AsmOperandClass];
741  let DiagnosticType = "SImm7_Lsl2";
742}
743def ConstantUImm8AsmOperandClass
744    : ConstantUImmAsmOperandClass<8, [ConstantSImm7Lsl2AsmOperandClass]>;
745def ConstantUImm7Sub1AsmOperandClass
746    : ConstantUImmAsmOperandClass<7, [ConstantUImm8AsmOperandClass], -1> {
747  // Specify the names since the -1 offset causes invalid identifiers otherwise.
748  let Name = "UImm7_N1";
749  let DiagnosticType = "UImm7_N1";
750}
751def ConstantUImm7AsmOperandClass
752    : ConstantUImmAsmOperandClass<7, [ConstantUImm7Sub1AsmOperandClass]>;
753def ConstantUImm6Lsl2AsmOperandClass : AsmOperandClass {
754  let Name = "UImm6Lsl2";
755  let RenderMethod = "addImmOperands";
756  let PredicateMethod = "isScaledUImm<6, 2>";
757  let SuperClasses = [ConstantUImm7AsmOperandClass];
758  let DiagnosticType = "UImm6_Lsl2";
759}
760def ConstantUImm6AsmOperandClass
761    : ConstantUImmAsmOperandClass<6, [ConstantUImm6Lsl2AsmOperandClass]>;
762def ConstantSImm6AsmOperandClass
763    : ConstantSImmAsmOperandClass<6, [ConstantUImm6AsmOperandClass]>;
764def ConstantUImm5Lsl2AsmOperandClass : AsmOperandClass {
765  let Name = "UImm5Lsl2";
766  let RenderMethod = "addImmOperands";
767  let PredicateMethod = "isScaledUImm<5, 2>";
768  let SuperClasses = [ConstantSImm6AsmOperandClass];
769  let DiagnosticType = "UImm5_Lsl2";
770}
771def ConstantUImm5_Range2_64AsmOperandClass
772    : ConstantUImmRangeAsmOperandClass<2, 64, [ConstantUImm5Lsl2AsmOperandClass]>;
773def ConstantUImm5Plus33AsmOperandClass
774    : ConstantUImmAsmOperandClass<5, [ConstantUImm5_Range2_64AsmOperandClass],
775                                  33>;
776def ConstantUImm5ReportUImm6AsmOperandClass
777    : ConstantUImmAsmOperandClass<5, [ConstantUImm5Plus33AsmOperandClass]> {
778  let Name = "ConstantUImm5_0_Report_UImm6";
779  let DiagnosticType = "UImm5_0_Report_UImm6";
780}
781def ConstantUImm5Plus32AsmOperandClass
782    : ConstantUImmAsmOperandClass<
783          5, [ConstantUImm5ReportUImm6AsmOperandClass], 32>;
784def ConstantUImm5Plus32NormalizeAsmOperandClass
785    : ConstantUImmAsmOperandClass<5, [ConstantUImm5Plus32AsmOperandClass], 32> {
786  let Name = "ConstantUImm5_32_Norm";
787  // We must also subtract 32 when we render the operand.
788  let RenderMethod = "addConstantUImmOperands<5, 32, -32>";
789}
790def ConstantUImm5Plus1ReportUImm6AsmOperandClass
791    : ConstantUImmAsmOperandClass<
792          5, [ConstantUImm5Plus32NormalizeAsmOperandClass], 1>{
793  let Name = "ConstantUImm5_Plus1_Report_UImm6";
794}
795def ConstantUImm5Plus1AsmOperandClass
796    : ConstantUImmAsmOperandClass<
797          5, [ConstantUImm5Plus1ReportUImm6AsmOperandClass], 1>;
798def ConstantUImm5AsmOperandClass
799    : ConstantUImmAsmOperandClass<5, [ConstantUImm5Plus1AsmOperandClass]>;
800def ConstantSImm5AsmOperandClass
801    : ConstantSImmAsmOperandClass<5, [ConstantUImm5AsmOperandClass]>;
802def ConstantUImm4AsmOperandClass
803    : ConstantUImmAsmOperandClass<4, [ConstantSImm5AsmOperandClass]>;
804def ConstantSImm4AsmOperandClass
805    : ConstantSImmAsmOperandClass<4, [ConstantUImm4AsmOperandClass]>;
806def ConstantUImm3AsmOperandClass
807    : ConstantUImmAsmOperandClass<3, [ConstantSImm4AsmOperandClass]>;
808def ConstantUImm2Plus1AsmOperandClass
809    : ConstantUImmAsmOperandClass<2, [ConstantUImm3AsmOperandClass], 1>;
810def ConstantUImm2AsmOperandClass
811    : ConstantUImmAsmOperandClass<2, [ConstantUImm3AsmOperandClass]>;
812def ConstantUImm1AsmOperandClass
813    : ConstantUImmAsmOperandClass<1, [ConstantUImm2AsmOperandClass]>;
814def ConstantImmzAsmOperandClass : AsmOperandClass {
815  let Name = "ConstantImmz";
816  let RenderMethod = "addConstantUImmOperands<1>";
817  let PredicateMethod = "isConstantImmz";
818  let SuperClasses = [ConstantUImm1AsmOperandClass];
819  let DiagnosticType = "Immz";
820}
821
822def Simm19Lsl2AsmOperand
823    : SimmLslAsmOperandClass<19, [], 2>;
824
825def MipsJumpTargetAsmOperand : AsmOperandClass {
826  let Name = "JumpTarget";
827  let ParserMethod = "parseJumpTarget";
828  let PredicateMethod = "isImm";
829  let RenderMethod = "addImmOperands";
830}
831
832// Instruction operand types
833def jmptarget   : Operand<OtherVT> {
834  let EncoderMethod = "getJumpTargetOpValue";
835  let ParserMatchClass = MipsJumpTargetAsmOperand;
836}
837def brtarget    : Operand<OtherVT> {
838  let EncoderMethod = "getBranchTargetOpValue";
839  let OperandType = "OPERAND_PCREL";
840  let DecoderMethod = "DecodeBranchTarget";
841  let ParserMatchClass = MipsJumpTargetAsmOperand;
842}
843def brtarget1SImm16 : Operand<OtherVT> {
844  let EncoderMethod = "getBranchTargetOpValue1SImm16";
845  let OperandType = "OPERAND_PCREL";
846  let DecoderMethod = "DecodeBranchTarget1SImm16";
847  let ParserMatchClass = MipsJumpTargetAsmOperand;
848}
849def calltarget  : Operand<iPTR> {
850  let EncoderMethod = "getJumpTargetOpValue";
851  let ParserMatchClass = MipsJumpTargetAsmOperand;
852}
853
854def imm64: Operand<i64>;
855
856def simm19_lsl2 : Operand<i32> {
857  let EncoderMethod = "getSimm19Lsl2Encoding";
858  let DecoderMethod = "DecodeSimm19Lsl2";
859  let ParserMatchClass = Simm19Lsl2AsmOperand;
860}
861
862def simm18_lsl3 : Operand<i32> {
863  let EncoderMethod = "getSimm18Lsl3Encoding";
864  let DecoderMethod = "DecodeSimm18Lsl3";
865  let ParserMatchClass = MipsJumpTargetAsmOperand;
866}
867
868// Zero
869def uimmz       : Operand<i32> {
870  let PrintMethod = "printUImm<0>";
871  let ParserMatchClass = ConstantImmzAsmOperandClass;
872}
873
874// size operand of ins instruction
875def uimm_range_2_64 : Operand<i32> {
876  let PrintMethod = "printUImm<6, 2>";
877  let EncoderMethod = "getSizeInsEncoding";
878  let DecoderMethod = "DecodeInsSize";
879  let ParserMatchClass = ConstantUImm5_Range2_64AsmOperandClass;
880}
881
882// Unsigned Operands
883foreach I = {1, 2, 3, 4, 5, 6, 7, 8, 10, 20, 26} in
884  def uimm # I : Operand<i32> {
885    let PrintMethod = "printUImm<" # I # ">";
886    let ParserMatchClass =
887        !cast<AsmOperandClass>("ConstantUImm" # I # "AsmOperandClass");
888  }
889
890def uimm2_plus1 : Operand<i32> {
891  let PrintMethod = "printUImm<2, 1>";
892  let EncoderMethod = "getUImmWithOffsetEncoding<2, 1>";
893  let DecoderMethod = "DecodeUImmWithOffset<2, 1>";
894  let ParserMatchClass = ConstantUImm2Plus1AsmOperandClass;
895}
896
897def uimm5_plus1 : Operand<i32> {
898  let PrintMethod = "printUImm<5, 1>";
899  let EncoderMethod = "getUImmWithOffsetEncoding<5, 1>";
900  let DecoderMethod = "DecodeUImmWithOffset<5, 1>";
901  let ParserMatchClass = ConstantUImm5Plus1AsmOperandClass;
902}
903
904def uimm5_plus1_report_uimm6 : Operand<i32> {
905  let PrintMethod = "printUImm<6, 1>";
906  let EncoderMethod = "getUImmWithOffsetEncoding<5, 1>";
907  let DecoderMethod = "DecodeUImmWithOffset<5, 1>";
908  let ParserMatchClass = ConstantUImm5Plus1ReportUImm6AsmOperandClass;
909}
910
911def uimm5_plus32 : Operand<i32> {
912  let PrintMethod = "printUImm<5, 32>";
913  let ParserMatchClass = ConstantUImm5Plus32AsmOperandClass;
914}
915
916def uimm5_plus33 : Operand<i32> {
917  let PrintMethod = "printUImm<5, 33>";
918  let EncoderMethod = "getUImmWithOffsetEncoding<5, 1>";
919  let DecoderMethod = "DecodeUImmWithOffset<5, 1>";
920  let ParserMatchClass = ConstantUImm5Plus33AsmOperandClass;
921}
922
923def uimm5_inssize_plus1 : Operand<i32> {
924  let PrintMethod = "printUImm<6>";
925  let ParserMatchClass = ConstantUImm5Plus1AsmOperandClass;
926  let EncoderMethod = "getSizeInsEncoding";
927  let DecoderMethod = "DecodeInsSize";
928}
929
930def uimm5_plus32_normalize : Operand<i32> {
931  let PrintMethod = "printUImm<5>";
932  let ParserMatchClass = ConstantUImm5Plus32NormalizeAsmOperandClass;
933}
934
935def uimm5_lsl2 : Operand<OtherVT> {
936  let EncoderMethod = "getUImm5Lsl2Encoding";
937  let DecoderMethod = "DecodeUImmWithOffsetAndScale<5, 0, 4>";
938  let ParserMatchClass = ConstantUImm5Lsl2AsmOperandClass;
939}
940
941def uimm5_plus32_normalize_64 : Operand<i64> {
942  let PrintMethod = "printUImm<5>";
943  let ParserMatchClass = ConstantUImm5Plus32NormalizeAsmOperandClass;
944}
945
946def uimm6_lsl2 : Operand<OtherVT> {
947  let EncoderMethod = "getUImm6Lsl2Encoding";
948  let DecoderMethod = "DecodeUImmWithOffsetAndScale<6, 0, 4>";
949  let ParserMatchClass = ConstantUImm6Lsl2AsmOperandClass;
950}
951
952foreach I = {16} in
953  def uimm # I : Operand<i32> {
954    let PrintMethod = "printUImm<" # I # ">";
955    let ParserMatchClass =
956        !cast<AsmOperandClass>("UImm" # I # "AsmOperandClass");
957  }
958
959// Like uimm16_64 but coerces simm16 to uimm16.
960def uimm16_relaxed : Operand<i32> {
961  let PrintMethod = "printUImm<16>";
962  let ParserMatchClass = UImm16RelaxedAsmOperandClass;
963}
964
965foreach I = {5} in
966  def uimm # I # _64 : Operand<i64> {
967    let PrintMethod = "printUImm<" # I # ">";
968    let ParserMatchClass =
969        !cast<AsmOperandClass>("ConstantUImm" # I # "AsmOperandClass");
970  }
971
972foreach I = {16} in
973  def uimm # I # _64 : Operand<i64> {
974    let PrintMethod = "printUImm<" # I # ">";
975    let ParserMatchClass =
976        !cast<AsmOperandClass>("UImm" # I # "AsmOperandClass");
977  }
978
979// Like uimm16_64 but coerces simm16 to uimm16.
980def uimm16_64_relaxed : Operand<i64> {
981  let PrintMethod = "printUImm<16>";
982  let ParserMatchClass = UImm16RelaxedAsmOperandClass;
983}
984
985def uimm16_altrelaxed : Operand<i32> {
986  let PrintMethod = "printUImm<16>";
987  let ParserMatchClass = UImm16AltRelaxedAsmOperandClass;
988}
989// Like uimm5 but reports a less confusing error for 32-63 when
990// an instruction alias permits that.
991def uimm5_report_uimm6 : Operand<i32> {
992  let PrintMethod = "printUImm<6>";
993  let ParserMatchClass = ConstantUImm5ReportUImm6AsmOperandClass;
994}
995
996// Like uimm5_64 but reports a less confusing error for 32-63 when
997// an instruction alias permits that.
998def uimm5_64_report_uimm6 : Operand<i64> {
999  let PrintMethod = "printUImm<5>";
1000  let ParserMatchClass = ConstantUImm5ReportUImm6AsmOperandClass;
1001}
1002
1003foreach I = {1, 2, 3, 4} in
1004  def uimm # I # _ptr : Operand<iPTR> {
1005    let PrintMethod = "printUImm<" # I # ">";
1006    let ParserMatchClass =
1007        !cast<AsmOperandClass>("ConstantUImm" # I # "AsmOperandClass");
1008  }
1009
1010foreach I = {1, 2, 3, 4, 5, 6, 8} in
1011  def vsplat_uimm # I : Operand<vAny> {
1012    let PrintMethod = "printUImm<" # I # ">";
1013    let ParserMatchClass =
1014        !cast<AsmOperandClass>("ConstantUImm" # I # "AsmOperandClass");
1015  }
1016
1017// Signed operands
1018foreach I = {4, 5, 6, 9, 10, 11} in
1019  def simm # I : Operand<i32> {
1020    let DecoderMethod = "DecodeSImmWithOffsetAndScale<" # I # ">";
1021    let ParserMatchClass =
1022        !cast<AsmOperandClass>("ConstantSImm" # I # "AsmOperandClass");
1023  }
1024
1025foreach I = {1, 2, 3} in
1026  def simm10_lsl # I : Operand<i32> {
1027    let DecoderMethod = "DecodeSImmWithOffsetAndScale<10, " # I # ">";
1028    let ParserMatchClass =
1029        !cast<AsmOperandClass>("ConstantSImm10Lsl" # I # "AsmOperandClass");
1030  }
1031
1032foreach I = {10} in
1033  def simm # I # _64 : Operand<i64> {
1034    let DecoderMethod = "DecodeSImmWithOffsetAndScale<" # I # ">";
1035    let ParserMatchClass =
1036        !cast<AsmOperandClass>("ConstantSImm" # I # "AsmOperandClass");
1037  }
1038
1039foreach I = {5, 10} in
1040  def vsplat_simm # I : Operand<vAny> {
1041    let ParserMatchClass =
1042        !cast<AsmOperandClass>("ConstantSImm" # I # "AsmOperandClass");
1043  }
1044
1045def simm7_lsl2 : Operand<OtherVT> {
1046  let EncoderMethod = "getSImm7Lsl2Encoding";
1047  let DecoderMethod = "DecodeSImmWithOffsetAndScale<" # I # ", 0, 4>";
1048  let ParserMatchClass = ConstantSImm7Lsl2AsmOperandClass;
1049}
1050
1051foreach I = {16, 32} in
1052  def simm # I : Operand<i32> {
1053    let DecoderMethod = "DecodeSImmWithOffsetAndScale<" # I # ">";
1054    let ParserMatchClass = !cast<AsmOperandClass>("SImm" # I # "AsmOperandClass");
1055  }
1056
1057// Like simm16 but coerces uimm16 to simm16.
1058def simm16_relaxed : Operand<i32> {
1059  let DecoderMethod = "DecodeSImmWithOffsetAndScale<16>";
1060  let ParserMatchClass = SImm16RelaxedAsmOperandClass;
1061}
1062
1063def simm16_64 : Operand<i64> {
1064  let DecoderMethod = "DecodeSImmWithOffsetAndScale<16>";
1065  let ParserMatchClass = SImm16AsmOperandClass;
1066}
1067
1068// like simm32 but coerces simm32 to uimm32.
1069def uimm32_coerced : Operand<i32> {
1070  let ParserMatchClass = UImm32CoercedAsmOperandClass;
1071}
1072// Like simm32 but coerces uimm32 to simm32.
1073def simm32_relaxed : Operand<i32> {
1074  let DecoderMethod = "DecodeSImmWithOffsetAndScale<32>";
1075  let ParserMatchClass = SImm32RelaxedAsmOperandClass;
1076}
1077
1078// This is almost the same as a uimm7 but 0x7f is interpreted as -1.
1079def li16_imm : Operand<i32> {
1080  let DecoderMethod = "DecodeLi16Imm";
1081  let ParserMatchClass = ConstantUImm7Sub1AsmOperandClass;
1082}
1083
1084def MipsMemAsmOperand : AsmOperandClass {
1085  let Name = "Mem";
1086  let ParserMethod = "parseMemOperand";
1087}
1088
1089class MipsMemSimmAsmOperand<int Width, int Shift = 0> : AsmOperandClass {
1090  let Name = "MemOffsetSimm" # Width # "_" # Shift;
1091  let SuperClasses = [MipsMemAsmOperand];
1092  let RenderMethod = "addMemOperands";
1093  let ParserMethod = "parseMemOperand";
1094  let PredicateMethod = "isMemWithSimmOffset<" # Width # ", " # Shift # ">";
1095  let DiagnosticType = !if(!eq(Shift, 0), "MemSImm" # Width,
1096                                          "MemSImm" # Width # "Lsl" # Shift);
1097}
1098
1099def MipsMemSimmPtrAsmOperand : AsmOperandClass {
1100  let Name = "MemOffsetSimmPtr";
1101  let SuperClasses = [MipsMemAsmOperand];
1102  let RenderMethod = "addMemOperands";
1103  let ParserMethod = "parseMemOperand";
1104  let PredicateMethod = "isMemWithPtrSizeOffset";
1105  let DiagnosticType = "MemSImmPtr";
1106}
1107
1108def MipsInvertedImmoperand : AsmOperandClass {
1109  let Name = "InvNum";
1110  let RenderMethod = "addImmOperands";
1111  let ParserMethod = "parseInvNum";
1112}
1113
1114def InvertedImOperand : Operand<i32> {
1115  let ParserMatchClass = MipsInvertedImmoperand;
1116}
1117
1118def InvertedImOperand64 : Operand<i64> {
1119  let ParserMatchClass = MipsInvertedImmoperand;
1120}
1121
1122class mem_generic : Operand<iPTR> {
1123  let PrintMethod = "printMemOperand";
1124  let MIOperandInfo = (ops ptr_rc, simm16);
1125  let EncoderMethod = "getMemEncoding";
1126  let ParserMatchClass = MipsMemAsmOperand;
1127  let OperandType = "OPERAND_MEMORY";
1128}
1129
1130// Address operand
1131def mem : mem_generic;
1132
1133// MSA specific address operand
1134def mem_msa : mem_generic {
1135  let MIOperandInfo = (ops ptr_rc, simm10);
1136  let EncoderMethod = "getMSAMemEncoding";
1137}
1138
1139def simm12 : Operand<i32> {
1140  let DecoderMethod = "DecodeSimm12";
1141}
1142
1143def mem_simm9_exp : mem_generic {
1144  let MIOperandInfo = (ops ptr_rc, simm9);
1145  let ParserMatchClass = MipsMemSimmPtrAsmOperand;
1146  let OperandNamespace = "MipsII";
1147  let OperandType = "OPERAND_MEM_SIMM9";
1148}
1149
1150foreach I = {9, 10, 11, 12, 16} in
1151  def mem_simm # I : mem_generic {
1152    let MIOperandInfo = (ops ptr_rc, !cast<Operand>("simm" # I));
1153    let ParserMatchClass = MipsMemSimmAsmOperand<I>;
1154  }
1155
1156foreach I = {1, 2, 3} in
1157  def mem_simm10_lsl # I : mem_generic {
1158    let MIOperandInfo = (ops ptr_rc, !cast<Operand>("simm10_lsl" # I));
1159    let EncoderMethod = "getMemEncoding<" # I  # ">";
1160    let ParserMatchClass = MipsMemSimmAsmOperand<10, I>;
1161  }
1162
1163def mem_simmptr : mem_generic {
1164  let ParserMatchClass = MipsMemSimmPtrAsmOperand;
1165}
1166
1167def mem_ea : Operand<iPTR> {
1168  let PrintMethod = "printMemOperandEA";
1169  let MIOperandInfo = (ops ptr_rc, simm16);
1170  let EncoderMethod = "getMemEncoding";
1171  let OperandType = "OPERAND_MEMORY";
1172}
1173
1174def PtrRC : Operand<iPTR> {
1175  let MIOperandInfo = (ops ptr_rc);
1176  let DecoderMethod = "DecodePtrRegisterClass";
1177  let ParserMatchClass = GPR32AsmOperand;
1178}
1179
1180// size operand of ins instruction
1181def size_ins : Operand<i32> {
1182  let EncoderMethod = "getSizeInsEncoding";
1183  let DecoderMethod = "DecodeInsSize";
1184}
1185
1186// Transformation Function - get the lower 16 bits.
1187def LO16 : SDNodeXForm<imm, [{
1188  return getImm(N, N->getZExtValue() & 0xFFFF);
1189}]>;
1190
1191// Transformation Function - get the higher 16 bits.
1192def HI16 : SDNodeXForm<imm, [{
1193  return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
1194}]>;
1195
1196// Plus 1.
1197def Plus1 : SDNodeXForm<imm, [{ return getImm(N, N->getSExtValue() + 1); }]>;
1198
1199// Node immediate is zero (e.g. insve.d)
1200def immz : PatLeaf<(imm), [{ return N->getSExtValue() == 0; }]>;
1201
1202// Node immediate fits as 16-bit sign extended on target immediate.
1203// e.g. addi, andi
1204def immSExt8  : PatLeaf<(imm), [{ return isInt<8>(N->getSExtValue()); }]>;
1205
1206// Node immediate fits as 16-bit sign extended on target immediate.
1207// e.g. addi, andi
1208def immSExt16  : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
1209def imm32SExt16  : IntImmLeaf<i32, [{ return isInt<16>(Imm.getSExtValue()); }]>;
1210
1211// Node immediate fits as 7-bit zero extended on target immediate.
1212def immZExt7 : PatLeaf<(imm), [{ return isUInt<7>(N->getZExtValue()); }]>;
1213def timmZExt7 : PatLeaf<(timm), [{ return isUInt<7>(N->getZExtValue()); }]>;
1214
1215// Node immediate fits as 16-bit zero extended on target immediate.
1216// The LO16 param means that only the lower 16 bits of the node
1217// immediate are caught.
1218// e.g. addiu, sltiu
1219def immZExt16  : PatLeaf<(imm), [{
1220  if (N->getValueType(0) == MVT::i32)
1221    return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
1222  else
1223    return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
1224}], LO16>;
1225def imm32ZExt16  : IntImmLeaf<i32, [{
1226  return (uint32_t)Imm.getZExtValue() == (unsigned short)Imm.getZExtValue();
1227}]>;
1228
1229// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
1230def immSExt32Low16Zero : PatLeaf<(imm), [{
1231  int64_t Val = N->getSExtValue();
1232  return isInt<32>(Val) && !(Val & 0xffff);
1233}]>;
1234
1235// Zero-extended 32-bit unsigned int with lower 16-bit cleared.
1236def immZExt32Low16Zero : PatLeaf<(imm), [{
1237  uint64_t Val = N->getZExtValue();
1238  return isUInt<32>(Val) && !(Val & 0xffff);
1239}]>;
1240
1241// Note immediate fits as a 32 bit signed extended on target immediate.
1242def immSExt32  : PatLeaf<(imm), [{ return isInt<32>(N->getSExtValue()); }]>;
1243
1244// Note immediate fits as a 32 bit zero extended on target immediate.
1245def immZExt32  : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>;
1246
1247// shamt field must fit in 5 bits.
1248def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
1249def timmZExt5 : TImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
1250
1251def immZExt5Plus1 : PatLeaf<(imm), [{
1252  return isUInt<5>(N->getZExtValue() - 1);
1253}]>;
1254def immZExt5Plus32 : PatLeaf<(imm), [{
1255  return isUInt<5>(N->getZExtValue() - 32);
1256}]>;
1257def immZExt5Plus33 : PatLeaf<(imm), [{
1258  return isUInt<5>(N->getZExtValue() - 33);
1259}]>;
1260
1261def immZExt5To31 : SDNodeXForm<imm, [{
1262  return getImm(N, 31 - N->getZExtValue());
1263}]>;
1264
1265// True if (N + 1) fits in 16-bit field.
1266def immSExt16Plus1 : PatLeaf<(imm), [{
1267  return isInt<17>(N->getSExtValue()) && isInt<16>(N->getSExtValue() + 1);
1268}]>;
1269
1270def immZExtRange2To64 : PatLeaf<(imm), [{
1271  return isUInt<7>(N->getZExtValue()) && (N->getZExtValue() >= 2) &&
1272         (N->getZExtValue() <= 64);
1273}]>;
1274
1275def ORiPred  : PatLeaf<(imm), [{
1276  return isUInt<16>(N->getZExtValue()) && !isInt<16>(N->getSExtValue());
1277}], LO16>;
1278
1279def LUiPred : PatLeaf<(imm), [{
1280  int64_t Val = N->getSExtValue();
1281  return !isInt<16>(Val) && isInt<32>(Val) && !(Val & 0xffff);
1282}]>;
1283
1284def LUiORiPred  : PatLeaf<(imm), [{
1285  int64_t SVal = N->getSExtValue();
1286  return isInt<32>(SVal) && (SVal & 0xffff);
1287}]>;
1288
1289// Mips Address Mode! SDNode frameindex could possibily be a match
1290// since load and store instructions from stack used it.
1291def addr :
1292  ComplexPattern<iPTR, 2, "selectIntAddr", [frameindex]>;
1293
1294def addrRegImm :
1295  ComplexPattern<iPTR, 2, "selectAddrRegImm", [frameindex]>;
1296
1297def addrDefault :
1298  ComplexPattern<iPTR, 2, "selectAddrDefault", [frameindex]>;
1299
1300def addrimm10 : ComplexPattern<iPTR, 2, "selectIntAddrSImm10", [frameindex]>;
1301def addrimm10lsl1 : ComplexPattern<iPTR, 2, "selectIntAddrSImm10Lsl1",
1302                                   [frameindex]>;
1303def addrimm10lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrSImm10Lsl2",
1304                                   [frameindex]>;
1305def addrimm10lsl3 : ComplexPattern<iPTR, 2, "selectIntAddrSImm10Lsl3",
1306                                   [frameindex]>;
1307
1308//===----------------------------------------------------------------------===//
1309// Instructions specific format
1310//===----------------------------------------------------------------------===//
1311
1312// Arithmetic and logical instructions with 3 register operands.
1313class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0,
1314                  InstrItinClass Itin = NoItinerary,
1315                  SDPatternOperator OpNode = null_frag>:
1316  InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt),
1317         !strconcat(opstr, "\t$rd, $rs, $rt"),
1318         [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR, opstr> {
1319  let isCommutable = isComm;
1320  let isReMaterializable = 1;
1321  let TwoOperandAliasConstraint = "$rd = $rs";
1322}
1323
1324// Arithmetic and logical instructions with 2 register operands.
1325class ArithLogicI<string opstr, Operand Od, RegisterOperand RO,
1326                  InstrItinClass Itin = NoItinerary,
1327                  SDPatternOperator imm_type = null_frag,
1328                  SDPatternOperator OpNode = null_frag> :
1329  InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16),
1330         !strconcat(opstr, "\t$rt, $rs, $imm16"),
1331         [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))],
1332         Itin, FrmI, opstr> {
1333  let isReMaterializable = 1;
1334  let TwoOperandAliasConstraint = "$rs = $rt";
1335}
1336
1337// Arithmetic Multiply ADD/SUB
1338class MArithR<string opstr, InstrItinClass itin, bit isComm = 0> :
1339  InstSE<(outs), (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
1340         !strconcat(opstr, "\t$rs, $rt"), [], itin, FrmR, opstr> {
1341  let Defs = [HI0, LO0];
1342  let Uses = [HI0, LO0];
1343  let isCommutable = isComm;
1344}
1345
1346//  Logical
1347class LogicNOR<string opstr, RegisterOperand RO>:
1348  InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt),
1349         !strconcat(opstr, "\t$rd, $rs, $rt"),
1350         [(set RO:$rd, (not (or RO:$rs, RO:$rt)))], II_NOR, FrmR, opstr> {
1351  let isCommutable = 1;
1352}
1353
1354// Shifts
1355class shift_rotate_imm<string opstr, Operand ImmOpnd,
1356                       RegisterOperand RO, InstrItinClass itin,
1357                       SDPatternOperator OpNode = null_frag,
1358                       SDPatternOperator PF = null_frag> :
1359  InstSE<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
1360         !strconcat(opstr, "\t$rd, $rt, $shamt"),
1361         [(set RO:$rd, (OpNode RO:$rt, PF:$shamt))], itin, FrmR, opstr> {
1362  let TwoOperandAliasConstraint = "$rt = $rd";
1363}
1364
1365class shift_rotate_reg<string opstr, RegisterOperand RO, InstrItinClass itin,
1366                       SDPatternOperator OpNode = null_frag>:
1367  InstSE<(outs RO:$rd), (ins RO:$rt, GPR32Opnd:$rs),
1368         !strconcat(opstr, "\t$rd, $rt, $rs"),
1369         [(set RO:$rd, (OpNode RO:$rt, GPR32Opnd:$rs))], itin, FrmR,
1370         opstr>;
1371
1372// Load Upper Immediate
1373class LoadUpper<string opstr, RegisterOperand RO, Operand Imm>:
1374  InstSE<(outs RO:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
1375         [], II_LUI, FrmI, opstr>, IsAsCheapAsAMove {
1376  let hasSideEffects = 0;
1377  let isReMaterializable = 1;
1378}
1379
1380// Memory Load/Store
1381class LoadMemory<string opstr, DAGOperand RO, DAGOperand MO,
1382                 SDPatternOperator OpNode = null_frag,
1383                 InstrItinClass Itin = NoItinerary,
1384                 ComplexPattern Addr = addr> :
1385  InstSE<(outs RO:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
1386         [(set RO:$rt, (OpNode Addr:$addr))], Itin, FrmI, opstr> {
1387  let DecoderMethod = "DecodeMem";
1388  let canFoldAsLoad = 1;
1389  string BaseOpcode = opstr;
1390  let mayLoad = 1;
1391}
1392
1393class Load<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
1394           InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
1395  LoadMemory<opstr, RO, mem, OpNode, Itin, Addr>;
1396
1397class StoreMemory<string opstr, DAGOperand RO, DAGOperand MO,
1398            SDPatternOperator OpNode = null_frag,
1399            InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
1400  InstSE<(outs), (ins RO:$rt, MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
1401         [(OpNode RO:$rt, Addr:$addr)], Itin, FrmI, opstr> {
1402  let DecoderMethod = "DecodeMem";
1403  string BaseOpcode = opstr;
1404  let mayStore = 1;
1405}
1406
1407class Store<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
1408            InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr,
1409            DAGOperand MO = mem> :
1410  StoreMemory<opstr, RO, MO, OpNode, Itin, Addr>;
1411
1412// Load/Store Left/Right
1413let canFoldAsLoad = 1 in
1414class LoadLeftRight<string opstr, SDNode OpNode, RegisterOperand RO,
1415                    InstrItinClass Itin> :
1416  InstSE<(outs RO:$rt), (ins mem:$addr, RO:$src),
1417         !strconcat(opstr, "\t$rt, $addr"),
1418         [(set RO:$rt, (OpNode addr:$addr, RO:$src))], Itin, FrmI> {
1419  let DecoderMethod = "DecodeMem";
1420  string Constraints = "$src = $rt";
1421  let BaseOpcode = opstr;
1422}
1423
1424class StoreLeftRight<string opstr, SDNode OpNode, RegisterOperand RO,
1425                     InstrItinClass Itin> :
1426  InstSE<(outs), (ins RO:$rt, mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
1427         [(OpNode RO:$rt, addr:$addr)], Itin, FrmI> {
1428  let DecoderMethod = "DecodeMem";
1429  let BaseOpcode = opstr;
1430}
1431
1432// COP2 Load/Store
1433class LW_FT2<string opstr, RegisterOperand RC, InstrItinClass Itin,
1434             SDPatternOperator OpNode= null_frag> :
1435  InstSE<(outs RC:$rt), (ins mem_simm16:$addr),
1436         !strconcat(opstr, "\t$rt, $addr"),
1437         [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr> {
1438  let DecoderMethod = "DecodeFMem2";
1439  let mayLoad = 1;
1440}
1441
1442class SW_FT2<string opstr, RegisterOperand RC, InstrItinClass Itin,
1443             SDPatternOperator OpNode= null_frag> :
1444  InstSE<(outs), (ins RC:$rt, mem_simm16:$addr),
1445         !strconcat(opstr, "\t$rt, $addr"),
1446         [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr> {
1447  let DecoderMethod = "DecodeFMem2";
1448  let mayStore = 1;
1449}
1450
1451// COP3 Load/Store
1452class LW_FT3<string opstr, RegisterOperand RC, InstrItinClass Itin,
1453             SDPatternOperator OpNode= null_frag> :
1454  InstSE<(outs RC:$rt), (ins mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
1455         [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr> {
1456  let DecoderMethod = "DecodeFMem3";
1457  let mayLoad = 1;
1458}
1459
1460class SW_FT3<string opstr, RegisterOperand RC, InstrItinClass Itin,
1461             SDPatternOperator OpNode= null_frag> :
1462  InstSE<(outs), (ins RC:$rt, mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
1463         [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr> {
1464  let DecoderMethod = "DecodeFMem3";
1465  let mayStore = 1;
1466}
1467
1468// Conditional Branch
1469class CBranch<string opstr, DAGOperand opnd, PatFrag cond_op,
1470              RegisterOperand RO> :
1471  InstSE<(outs), (ins RO:$rs, RO:$rt, opnd:$offset),
1472         !strconcat(opstr, "\t$rs, $rt, $offset"),
1473         [(brcond (i32 (cond_op RO:$rs, RO:$rt)), bb:$offset)], II_BCC,
1474         FrmI, opstr> {
1475  let isBranch = 1;
1476  let isTerminator = 1;
1477  let hasDelaySlot = 1;
1478  let Defs = [AT];
1479  bit isCTI = 1;
1480}
1481
1482class CBranchLikely<string opstr, DAGOperand opnd, RegisterOperand RO> :
1483  InstSE<(outs), (ins RO:$rs, RO:$rt, opnd:$offset),
1484         !strconcat(opstr, "\t$rs, $rt, $offset"), [], II_BCC, FrmI, opstr> {
1485  let isBranch = 1;
1486  let isTerminator = 1;
1487  let hasDelaySlot = 1;
1488  let Defs = [AT];
1489  bit isCTI = 1;
1490}
1491
1492class CBranchZero<string opstr, DAGOperand opnd, PatFrag cond_op,
1493                  RegisterOperand RO> :
1494  InstSE<(outs), (ins RO:$rs, opnd:$offset),
1495         !strconcat(opstr, "\t$rs, $offset"),
1496         [(brcond (i32 (cond_op RO:$rs, 0)), bb:$offset)], II_BCCZ,
1497         FrmI, opstr> {
1498  let isBranch = 1;
1499  let isTerminator = 1;
1500  let hasDelaySlot = 1;
1501  let Defs = [AT];
1502  bit isCTI = 1;
1503}
1504
1505class CBranchZeroLikely<string opstr, DAGOperand opnd, RegisterOperand RO> :
1506  InstSE<(outs), (ins RO:$rs, opnd:$offset),
1507         !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI, opstr> {
1508  let isBranch = 1;
1509  let isTerminator = 1;
1510  let hasDelaySlot = 1;
1511  let Defs = [AT];
1512  bit isCTI = 1;
1513}
1514
1515// SetCC
1516class SetCC_R<string opstr, PatFrag cond_op, RegisterOperand RO> :
1517  InstSE<(outs GPR32Opnd:$rd), (ins RO:$rs, RO:$rt),
1518         !strconcat(opstr, "\t$rd, $rs, $rt"),
1519         [(set GPR32Opnd:$rd, (cond_op RO:$rs, RO:$rt))],
1520         II_SLT_SLTU, FrmR, opstr>;
1521
1522class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
1523              RegisterOperand RO>:
1524  InstSE<(outs GPR32Opnd:$rt), (ins RO:$rs, Od:$imm16),
1525         !strconcat(opstr, "\t$rt, $rs, $imm16"),
1526         [(set GPR32Opnd:$rt, (cond_op RO:$rs, imm_type:$imm16))],
1527         II_SLTI_SLTIU, FrmI, opstr>;
1528
1529// Jump
1530class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator,
1531             SDPatternOperator targetoperator, string bopstr> :
1532  InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
1533         [(operator targetoperator:$target)], II_J, FrmJ, bopstr> {
1534  let isTerminator=1;
1535  let isBarrier=1;
1536  let hasDelaySlot = 1;
1537  let DecoderMethod = "DecodeJumpTarget";
1538  let Defs = [AT];
1539  bit isCTI = 1;
1540}
1541
1542// Unconditional branch
1543class UncondBranch<Instruction BEQInst, DAGOperand opnd> :
1544  PseudoSE<(outs), (ins brtarget:$offset), [(br bb:$offset)], II_B>,
1545  PseudoInstExpansion<(BEQInst ZERO, ZERO, opnd:$offset)> {
1546  let isBranch = 1;
1547  let isTerminator = 1;
1548  let isBarrier = 1;
1549  let hasDelaySlot = 1;
1550  let AdditionalPredicates = [RelocPIC];
1551  let Defs = [AT];
1552  bit isCTI = 1;
1553}
1554
1555// Base class for indirect branch and return instruction classes.
1556let isTerminator=1, isBarrier=1, hasDelaySlot = 1, isCTI = 1 in
1557class JumpFR<string opstr, RegisterOperand RO,
1558             SDPatternOperator operator = null_frag>:
1559  InstSE<(outs), (ins RO:$rs), "jr\t$rs", [(operator RO:$rs)], II_JR,
1560         FrmR, opstr>;
1561
1562// Indirect branch
1563class IndirectBranch<string opstr, RegisterOperand RO> : JumpFR<opstr, RO> {
1564  let isBranch = 1;
1565  let isIndirectBranch = 1;
1566}
1567
1568// Jump and Link (Call)
1569let isCall=1, hasDelaySlot=1, isCTI=1, Defs = [RA] in {
1570  class JumpLink<string opstr, DAGOperand opnd> :
1571    InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
1572           [(MipsJmpLink tglobaladdr:$target)], II_JAL, FrmJ, opstr> {
1573    let DecoderMethod = "DecodeJumpTarget";
1574  }
1575
1576  class JumpLinkRegPseudo<RegisterOperand RO, Instruction JALRInst,
1577                          Register RetReg, RegisterOperand ResRO = RO>:
1578    PseudoSE<(outs), (ins RO:$rs), [(MipsJmpLink RO:$rs)], II_JALR>,
1579    PseudoInstExpansion<(JALRInst RetReg, ResRO:$rs)> {
1580    let hasPostISelHook = 1;
1581  }
1582
1583  class JumpLinkReg<string opstr, RegisterOperand RO>:
1584    InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
1585           [], II_JALR, FrmR, opstr> {
1586    let hasPostISelHook = 1;
1587  }
1588
1589  class BGEZAL_FT<string opstr, DAGOperand opnd,
1590                  RegisterOperand RO> :
1591    InstSE<(outs), (ins RO:$rs, opnd:$offset),
1592           !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZAL, FrmI, opstr> {
1593    let hasDelaySlot = 1;
1594  }
1595
1596}
1597
1598let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, hasDelaySlot = 1,
1599    hasExtraSrcRegAllocReq = 1, isCTI = 1, Defs = [AT] in {
1600  class TailCall<Instruction JumpInst, DAGOperand Opnd> :
1601    PseudoSE<(outs), (ins calltarget:$target), [], II_J>,
1602    PseudoInstExpansion<(JumpInst Opnd:$target)>;
1603
1604  class TailCallReg<Instruction JumpInst, RegisterOperand RO> :
1605    PseudoSE<(outs), (ins RO:$rs), [(MipsTailCall RO:$rs)], II_JR>,
1606    PseudoInstExpansion<(JumpInst RO:$rs)> {
1607    let hasPostISelHook = 1;
1608  }
1609}
1610
1611class BAL_BR_Pseudo<Instruction RealInst, DAGOperand opnd> :
1612  PseudoSE<(outs), (ins opnd:$offset), [], II_BCCZAL>,
1613  PseudoInstExpansion<(RealInst ZERO, opnd:$offset)> {
1614  let isBranch = 1;
1615  let isTerminator = 1;
1616  let isBarrier = 1;
1617  let hasDelaySlot = 1;
1618  let Defs = [RA];
1619  bit isCTI = 1;
1620}
1621
1622let isCTI = 1 in {
1623// Syscall
1624class SYS_FT<string opstr, Operand ImmOp, InstrItinClass itin = NoItinerary> :
1625  InstSE<(outs), (ins ImmOp:$code_),
1626         !strconcat(opstr, "\t$code_"), [], itin, FrmI, opstr>;
1627// Break
1628class BRK_FT<string opstr> :
1629  InstSE<(outs), (ins uimm10:$code_1, uimm10:$code_2),
1630         !strconcat(opstr, "\t$code_1, $code_2"), [], II_BREAK,
1631         FrmOther, opstr>;
1632
1633// (D)Eret
1634class ER_FT<string opstr, InstrItinClass itin = NoItinerary> :
1635  InstSE<(outs), (ins),
1636         opstr, [], itin, FrmOther, opstr>;
1637
1638// Wait
1639class WAIT_FT<string opstr> :
1640  InstSE<(outs), (ins), opstr, [], II_WAIT, FrmOther, opstr>;
1641}
1642
1643// Interrupts
1644class DEI_FT<string opstr, RegisterOperand RO,
1645             InstrItinClass itin = NoItinerary> :
1646  InstSE<(outs RO:$rt), (ins),
1647         !strconcat(opstr, "\t$rt"), [], itin, FrmOther, opstr>;
1648
1649// Sync
1650let hasSideEffects = 1 in
1651class SYNC_FT<string opstr> :
1652  InstSE<(outs), (ins uimm5:$stype), "sync $stype",
1653         [(MipsSync immZExt5:$stype)], II_SYNC, FrmOther, opstr>;
1654
1655class SYNCI_FT<string opstr, DAGOperand MO> :
1656  InstSE<(outs), (ins MO:$addr), !strconcat(opstr, "\t$addr"), [],
1657         II_SYNCI, FrmOther, opstr> {
1658  let hasSideEffects = 1;
1659  let DecoderMethod = "DecodeSyncI";
1660}
1661
1662let hasSideEffects = 1, isCTI = 1 in {
1663class TEQ_FT<string opstr, RegisterOperand RO, Operand ImmOp,
1664             InstrItinClass itin = NoItinerary> :
1665  InstSE<(outs), (ins RO:$rs, RO:$rt, ImmOp:$code_),
1666         !strconcat(opstr, "\t$rs, $rt, $code_"), [], itin, FrmI, opstr>;
1667
1668class TEQI_FT<string opstr, RegisterOperand RO,
1669              InstrItinClass itin = NoItinerary> :
1670  InstSE<(outs), (ins RO:$rs, simm16:$imm16),
1671         !strconcat(opstr, "\t$rs, $imm16"), [], itin, FrmOther, opstr>;
1672}
1673
1674// Mul, Div
1675class Mult<string opstr, InstrItinClass itin, RegisterOperand RO,
1676           list<Register> DefRegs> :
1677  InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [],
1678         itin, FrmR, opstr> {
1679  let isCommutable = 1;
1680  let Defs = DefRegs;
1681  let hasSideEffects = 0;
1682}
1683
1684// Pseudo multiply/divide instruction with explicit accumulator register
1685// operands.
1686class MultDivPseudo<Instruction RealInst, RegisterClass R0, RegisterOperand R1,
1687                    SDPatternOperator OpNode, InstrItinClass Itin,
1688                    bit IsComm = 1, bit HasSideEffects = 0,
1689                    bit UsesCustomInserter = 0> :
1690  PseudoSE<(outs R0:$ac), (ins R1:$rs, R1:$rt),
1691           [(set R0:$ac, (OpNode R1:$rs, R1:$rt))], Itin>,
1692  PseudoInstExpansion<(RealInst R1:$rs, R1:$rt)> {
1693  let isCommutable = IsComm;
1694  let hasSideEffects = HasSideEffects;
1695  let usesCustomInserter = UsesCustomInserter;
1696}
1697
1698// Pseudo multiply add/sub instruction with explicit accumulator register
1699// operands.
1700class MAddSubPseudo<Instruction RealInst, SDPatternOperator OpNode,
1701                    InstrItinClass itin>
1702  : PseudoSE<(outs ACC64:$ac),
1703             (ins GPR32Opnd:$rs, GPR32Opnd:$rt, ACC64:$acin),
1704             [(set ACC64:$ac,
1705              (OpNode GPR32Opnd:$rs, GPR32Opnd:$rt, ACC64:$acin))],
1706             itin>,
1707    PseudoInstExpansion<(RealInst GPR32Opnd:$rs, GPR32Opnd:$rt)> {
1708  string Constraints = "$acin = $ac";
1709}
1710
1711class Div<string opstr, InstrItinClass itin, RegisterOperand RO,
1712          list<Register> DefRegs> :
1713  InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$$zero, $rs, $rt"),
1714         [], itin, FrmR, opstr> {
1715  let Defs = DefRegs;
1716}
1717
1718// Move from Hi/Lo
1719class PseudoMFLOHI<RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode>
1720  : PseudoSE<(outs DstRC:$rd), (ins SrcRC:$hilo),
1721             [(set DstRC:$rd, (OpNode SrcRC:$hilo))], II_MFHI_MFLO>;
1722
1723class MoveFromLOHI<string opstr, RegisterOperand RO, Register UseReg>:
1724  InstSE<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"), [], II_MFHI_MFLO,
1725         FrmR, opstr> {
1726  let Uses = [UseReg];
1727  let hasSideEffects = 0;
1728  let isMoveReg = 1;
1729}
1730
1731class PseudoMTLOHI<RegisterClass DstRC, RegisterClass SrcRC>
1732  : PseudoSE<(outs DstRC:$lohi), (ins SrcRC:$lo, SrcRC:$hi),
1733             [(set DstRC:$lohi, (MipsMTLOHI SrcRC:$lo, SrcRC:$hi))],
1734             II_MTHI_MTLO>;
1735
1736class MoveToLOHI<string opstr, RegisterOperand RO, list<Register> DefRegs>:
1737  InstSE<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), [], II_MTHI_MTLO,
1738  FrmR, opstr> {
1739  let Defs = DefRegs;
1740  let hasSideEffects = 0;
1741  let isMoveReg = 1;
1742}
1743
1744class EffectiveAddress<string opstr, RegisterOperand RO> :
1745  InstSE<(outs RO:$rt), (ins mem_ea:$addr), !strconcat(opstr, "\t$rt, $addr"),
1746         [(set RO:$rt, addr:$addr)], II_ADDIU, FrmI,
1747         !strconcat(opstr, "_lea")> {
1748  let isCodeGenOnly = 1;
1749  let hasNoSchedulingInfo = 1;
1750  let DecoderMethod = "DecodeMem";
1751}
1752
1753// Count Leading Ones/Zeros in Word
1754class CountLeading0<string opstr, RegisterOperand RO,
1755                  InstrItinClass itin = NoItinerary>:
1756  InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
1757         [(set RO:$rd, (ctlz RO:$rs))], itin, FrmR, opstr>;
1758
1759class CountLeading1<string opstr, RegisterOperand RO,
1760                  InstrItinClass itin = NoItinerary>:
1761  InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
1762         [(set RO:$rd, (ctlz (not RO:$rs)))], itin, FrmR, opstr>;
1763
1764// Sign Extend in Register.
1765class SignExtInReg<string opstr, ValueType vt, RegisterOperand RO,
1766                   InstrItinClass itin> :
1767  InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"),
1768         [(set RO:$rd, (sext_inreg RO:$rt, vt))], itin, FrmR, opstr>;
1769
1770// Subword Swap
1771class SubwordSwap<string opstr, RegisterOperand RO,
1772                  InstrItinClass itin = NoItinerary>:
1773  InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [], itin,
1774         FrmR, opstr> {
1775  let hasSideEffects = 0;
1776}
1777
1778// Read Hardware
1779class ReadHardware<RegisterOperand CPURegOperand, RegisterOperand RO> :
1780  InstSE<(outs CPURegOperand:$rt), (ins RO:$rd, uimm8:$sel),
1781         "rdhwr\t$rt, $rd, $sel", [], II_RDHWR, FrmR, "rdhwr">;
1782
1783// Ext and Ins
1784class ExtBase<string opstr, RegisterOperand RO, Operand PosOpnd,
1785              Operand SizeOpnd, PatFrag PosImm, PatFrag SizeImm,
1786              SDPatternOperator Op = null_frag> :
1787  InstSE<(outs RO:$rt), (ins RO:$rs, PosOpnd:$pos, SizeOpnd:$size),
1788         !strconcat(opstr, "\t$rt, $rs, $pos, $size"),
1789         [(set RO:$rt, (Op RO:$rs, PosImm:$pos, SizeImm:$size))], II_EXT,
1790         FrmR, opstr>;
1791
1792// 'ins' and its' 64 bit variants are matched by C++ code.
1793class InsBase<string opstr, RegisterOperand RO, Operand PosOpnd,
1794              Operand SizeOpnd, PatFrag PosImm, PatFrag SizeImm>:
1795  InstSE<(outs RO:$rt), (ins RO:$rs, PosOpnd:$pos, SizeOpnd:$size, RO:$src),
1796         !strconcat(opstr, "\t$rt, $rs, $pos, $size"),
1797         [(set RO:$rt, (null_frag RO:$rs, PosImm:$pos, SizeImm:$size,
1798                                  RO:$src))],
1799         II_INS, FrmR, opstr> {
1800  let Constraints = "$src = $rt";
1801}
1802
1803// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
1804class Atomic2Ops<PatFrag Op, RegisterClass DRC> :
1805  PseudoSE<(outs DRC:$dst), (ins PtrRC:$ptr, DRC:$incr),
1806           [(set DRC:$dst, (Op iPTR:$ptr, DRC:$incr))]> {
1807  let hasNoSchedulingInfo = 1;
1808}
1809
1810class Atomic2OpsPostRA<RegisterClass RC> :
1811  PseudoSE<(outs RC:$dst), (ins PtrRC:$ptr, RC:$incr), []> {
1812  let mayLoad = 1;
1813  let mayStore = 1;
1814}
1815
1816class Atomic2OpsSubwordPostRA<RegisterClass RC> :
1817  PseudoSE<(outs RC:$dst), (ins PtrRC:$ptr, RC:$incr, RC:$mask, RC:$mask2,
1818                                RC:$shiftamnt), []>;
1819
1820// Atomic Compare & Swap.
1821// Atomic compare and swap is lowered into two stages. The first stage happens
1822// during ISelLowering, which produces the PostRA version of this instruction.
1823class AtomicCmpSwap<PatFrag Op, RegisterClass DRC> :
1824  PseudoSE<(outs DRC:$dst), (ins PtrRC:$ptr, DRC:$cmp, DRC:$swap),
1825           [(set DRC:$dst, (Op iPTR:$ptr, DRC:$cmp, DRC:$swap))]> {
1826  let hasNoSchedulingInfo = 1;
1827}
1828
1829class AtomicCmpSwapPostRA<RegisterClass RC> :
1830  PseudoSE<(outs RC:$dst), (ins PtrRC:$ptr, RC:$cmp, RC:$swap), []> {
1831  let mayLoad = 1;
1832  let mayStore = 1;
1833}
1834
1835class AtomicCmpSwapSubwordPostRA<RegisterClass RC> :
1836  PseudoSE<(outs RC:$dst), (ins PtrRC:$ptr, RC:$mask, RC:$ShiftCmpVal,
1837                                RC:$mask2, RC:$ShiftNewVal, RC:$ShiftAmt), []> {
1838  let mayLoad = 1;
1839  let mayStore = 1;
1840}
1841
1842class LLBase<string opstr, RegisterOperand RO, DAGOperand MO = mem> :
1843  InstSE<(outs RO:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
1844         [], II_LL, FrmI, opstr> {
1845  let DecoderMethod = "DecodeMem";
1846  let mayLoad = 1;
1847}
1848
1849class SCBase<string opstr, RegisterOperand RO> :
1850  InstSE<(outs RO:$dst), (ins RO:$rt, mem:$addr),
1851         !strconcat(opstr, "\t$rt, $addr"), [], II_SC, FrmI> {
1852  let DecoderMethod = "DecodeMem";
1853  let mayStore = 1;
1854  let Constraints = "$rt = $dst";
1855}
1856
1857class MFC3OP<string asmstr, RegisterOperand RO, RegisterOperand RD,
1858             InstrItinClass itin> :
1859  InstSE<(outs RO:$rt), (ins RD:$rd, uimm3:$sel),
1860         !strconcat(asmstr, "\t$rt, $rd, $sel"), [], itin, FrmFR> {
1861  let BaseOpcode = asmstr;
1862}
1863
1864class MTC3OP<string asmstr, RegisterOperand RO, RegisterOperand RD,
1865             InstrItinClass itin> :
1866  InstSE<(outs RO:$rd), (ins RD:$rt, uimm3:$sel),
1867         !strconcat(asmstr, "\t$rt, $rd, $sel"), [], itin, FrmFR> {
1868  let BaseOpcode = asmstr;
1869}
1870
1871class TrapBase<Instruction RealInst>
1872  : PseudoSE<(outs), (ins), [(trap)], II_TRAP>,
1873    PseudoInstExpansion<(RealInst 0, 0)> {
1874  let isBarrier = 1;
1875  let isTerminator = 1;
1876  let isCodeGenOnly = 1;
1877  let isCTI = 1;
1878}
1879
1880//===----------------------------------------------------------------------===//
1881// Pseudo instructions
1882//===----------------------------------------------------------------------===//
1883
1884// Return RA.
1885let isReturn=1, isTerminator=1, isBarrier=1, hasCtrlDep=1, isCTI=1 in {
1886  let hasDelaySlot=1 in
1887  def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
1888
1889  let hasSideEffects=1 in
1890  def ERet : PseudoSE<(outs), (ins), [(MipsERet)]>;
1891}
1892
1893let Defs = [SP], Uses = [SP], hasSideEffects = 1, hasNoSchedulingInfo = 1 in {
1894def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
1895                                  [(callseq_start timm:$amt1, timm:$amt2)]>;
1896def ADJCALLSTACKUP   : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
1897                                  [(callseq_end timm:$amt1, timm:$amt2)]>;
1898}
1899
1900let usesCustomInserter = 1 in {
1901  def ATOMIC_LOAD_ADD_I8   : Atomic2Ops<atomic_load_add_8, GPR32>;
1902  def ATOMIC_LOAD_ADD_I16  : Atomic2Ops<atomic_load_add_16, GPR32>;
1903  def ATOMIC_LOAD_ADD_I32  : Atomic2Ops<atomic_load_add_32, GPR32>;
1904  def ATOMIC_LOAD_SUB_I8   : Atomic2Ops<atomic_load_sub_8, GPR32>;
1905  def ATOMIC_LOAD_SUB_I16  : Atomic2Ops<atomic_load_sub_16, GPR32>;
1906  def ATOMIC_LOAD_SUB_I32  : Atomic2Ops<atomic_load_sub_32, GPR32>;
1907  def ATOMIC_LOAD_AND_I8   : Atomic2Ops<atomic_load_and_8, GPR32>;
1908  def ATOMIC_LOAD_AND_I16  : Atomic2Ops<atomic_load_and_16, GPR32>;
1909  def ATOMIC_LOAD_AND_I32  : Atomic2Ops<atomic_load_and_32, GPR32>;
1910  def ATOMIC_LOAD_OR_I8    : Atomic2Ops<atomic_load_or_8, GPR32>;
1911  def ATOMIC_LOAD_OR_I16   : Atomic2Ops<atomic_load_or_16, GPR32>;
1912  def ATOMIC_LOAD_OR_I32   : Atomic2Ops<atomic_load_or_32, GPR32>;
1913  def ATOMIC_LOAD_XOR_I8   : Atomic2Ops<atomic_load_xor_8, GPR32>;
1914  def ATOMIC_LOAD_XOR_I16  : Atomic2Ops<atomic_load_xor_16, GPR32>;
1915  def ATOMIC_LOAD_XOR_I32  : Atomic2Ops<atomic_load_xor_32, GPR32>;
1916  def ATOMIC_LOAD_NAND_I8  : Atomic2Ops<atomic_load_nand_8, GPR32>;
1917  def ATOMIC_LOAD_NAND_I16 : Atomic2Ops<atomic_load_nand_16, GPR32>;
1918  def ATOMIC_LOAD_NAND_I32 : Atomic2Ops<atomic_load_nand_32, GPR32>;
1919
1920  def ATOMIC_SWAP_I8       : Atomic2Ops<atomic_swap_8, GPR32>;
1921  def ATOMIC_SWAP_I16      : Atomic2Ops<atomic_swap_16, GPR32>;
1922  def ATOMIC_SWAP_I32      : Atomic2Ops<atomic_swap_32, GPR32>;
1923
1924  def ATOMIC_CMP_SWAP_I8   : AtomicCmpSwap<atomic_cmp_swap_8, GPR32>;
1925  def ATOMIC_CMP_SWAP_I16  : AtomicCmpSwap<atomic_cmp_swap_16, GPR32>;
1926  def ATOMIC_CMP_SWAP_I32  : AtomicCmpSwap<atomic_cmp_swap_32, GPR32>;
1927
1928  def ATOMIC_LOAD_MIN_I8   : Atomic2Ops<atomic_load_min_8, GPR32>;
1929  def ATOMIC_LOAD_MIN_I16  : Atomic2Ops<atomic_load_min_16, GPR32>;
1930  def ATOMIC_LOAD_MIN_I32  : Atomic2Ops<atomic_load_min_32, GPR32>;
1931  def ATOMIC_LOAD_MAX_I8   : Atomic2Ops<atomic_load_max_8, GPR32>;
1932  def ATOMIC_LOAD_MAX_I16  : Atomic2Ops<atomic_load_max_16, GPR32>;
1933  def ATOMIC_LOAD_MAX_I32  : Atomic2Ops<atomic_load_max_32, GPR32>;
1934  def ATOMIC_LOAD_UMIN_I8  : Atomic2Ops<atomic_load_umin_8, GPR32>;
1935  def ATOMIC_LOAD_UMIN_I16 : Atomic2Ops<atomic_load_umin_16, GPR32>;
1936  def ATOMIC_LOAD_UMIN_I32 : Atomic2Ops<atomic_load_umin_32, GPR32>;
1937  def ATOMIC_LOAD_UMAX_I8  : Atomic2Ops<atomic_load_umax_8, GPR32>;
1938  def ATOMIC_LOAD_UMAX_I16 : Atomic2Ops<atomic_load_umax_16, GPR32>;
1939  def ATOMIC_LOAD_UMAX_I32 : Atomic2Ops<atomic_load_umax_32, GPR32>;
1940}
1941
1942def ATOMIC_LOAD_ADD_I8_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1943def ATOMIC_LOAD_ADD_I16_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1944def ATOMIC_LOAD_ADD_I32_POSTRA  : Atomic2OpsPostRA<GPR32>;
1945def ATOMIC_LOAD_SUB_I8_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1946def ATOMIC_LOAD_SUB_I16_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1947def ATOMIC_LOAD_SUB_I32_POSTRA  : Atomic2OpsPostRA<GPR32>;
1948def ATOMIC_LOAD_AND_I8_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1949def ATOMIC_LOAD_AND_I16_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1950def ATOMIC_LOAD_AND_I32_POSTRA  : Atomic2OpsPostRA<GPR32>;
1951def ATOMIC_LOAD_OR_I8_POSTRA    : Atomic2OpsSubwordPostRA<GPR32>;
1952def ATOMIC_LOAD_OR_I16_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1953def ATOMIC_LOAD_OR_I32_POSTRA   : Atomic2OpsPostRA<GPR32>;
1954def ATOMIC_LOAD_XOR_I8_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1955def ATOMIC_LOAD_XOR_I16_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1956def ATOMIC_LOAD_XOR_I32_POSTRA  : Atomic2OpsPostRA<GPR32>;
1957def ATOMIC_LOAD_NAND_I8_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1958def ATOMIC_LOAD_NAND_I16_POSTRA : Atomic2OpsSubwordPostRA<GPR32>;
1959def ATOMIC_LOAD_NAND_I32_POSTRA : Atomic2OpsPostRA<GPR32>;
1960
1961def ATOMIC_SWAP_I8_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1962def ATOMIC_SWAP_I16_POSTRA : Atomic2OpsSubwordPostRA<GPR32>;
1963def ATOMIC_SWAP_I32_POSTRA : Atomic2OpsPostRA<GPR32>;
1964
1965def ATOMIC_CMP_SWAP_I8_POSTRA : AtomicCmpSwapSubwordPostRA<GPR32>;
1966def ATOMIC_CMP_SWAP_I16_POSTRA : AtomicCmpSwapSubwordPostRA<GPR32>;
1967def ATOMIC_CMP_SWAP_I32_POSTRA : AtomicCmpSwapPostRA<GPR32>;
1968
1969def ATOMIC_LOAD_MIN_I8_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1970def ATOMIC_LOAD_MIN_I16_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1971def ATOMIC_LOAD_MIN_I32_POSTRA  : Atomic2OpsPostRA<GPR32>;
1972def ATOMIC_LOAD_MAX_I8_POSTRA   : Atomic2OpsSubwordPostRA<GPR32>;
1973def ATOMIC_LOAD_MAX_I16_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1974def ATOMIC_LOAD_MAX_I32_POSTRA  : Atomic2OpsPostRA<GPR32>;
1975def ATOMIC_LOAD_UMIN_I8_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1976def ATOMIC_LOAD_UMIN_I16_POSTRA : Atomic2OpsSubwordPostRA<GPR32>;
1977def ATOMIC_LOAD_UMIN_I32_POSTRA : Atomic2OpsPostRA<GPR32>;
1978def ATOMIC_LOAD_UMAX_I8_POSTRA  : Atomic2OpsSubwordPostRA<GPR32>;
1979def ATOMIC_LOAD_UMAX_I16_POSTRA : Atomic2OpsSubwordPostRA<GPR32>;
1980def ATOMIC_LOAD_UMAX_I32_POSTRA : Atomic2OpsPostRA<GPR32>;
1981
1982/// Pseudo instructions for loading and storing accumulator registers.
1983let isPseudo = 1, isCodeGenOnly = 1, hasNoSchedulingInfo = 1 in {
1984  def LOAD_ACC64  : Load<"", ACC64>;
1985  def STORE_ACC64 : Store<"", ACC64>;
1986}
1987
1988// We need these two pseudo instructions to avoid offset calculation for long
1989// branches.  See the comment in file MipsLongBranch.cpp for detailed
1990// explanation.
1991
1992// Expands to: lui $dst, %highest/%higher/%hi/%lo($tgt - $baltgt)
1993def LONG_BRANCH_LUi : PseudoSE<(outs GPR32Opnd:$dst),
1994  (ins brtarget:$tgt, brtarget:$baltgt), []> {
1995  bit hasNoSchedulingInfo = 1;
1996}
1997// Expands to: lui $dst, highest/%higher/%hi/%lo($tgt)
1998def LONG_BRANCH_LUi2Op : PseudoSE<(outs GPR32Opnd:$dst),
1999  (ins brtarget:$tgt), []> {
2000  bit hasNoSchedulingInfo = 1;
2001}
2002
2003// Expands to: addiu $dst, $src, %highest/%higher/%hi/%lo($tgt - $baltgt)
2004def LONG_BRANCH_ADDiu : PseudoSE<(outs GPR32Opnd:$dst),
2005  (ins GPR32Opnd:$src, brtarget:$tgt, brtarget:$baltgt), []> {
2006  bit hasNoSchedulingInfo = 1;
2007}
2008// Expands to: addiu $dst, $src, %highest/%higher/%hi/%lo($tgt)
2009def LONG_BRANCH_ADDiu2Op : PseudoSE<(outs GPR32Opnd:$dst),
2010  (ins GPR32Opnd:$src, brtarget:$tgt), []> {
2011  bit hasNoSchedulingInfo = 1;
2012}
2013
2014//===----------------------------------------------------------------------===//
2015// Instruction definition
2016//===----------------------------------------------------------------------===//
2017//===----------------------------------------------------------------------===//
2018// MipsI Instructions
2019//===----------------------------------------------------------------------===//
2020
2021/// Arithmetic Instructions (ALU Immediate)
2022let AdditionalPredicates = [NotInMicroMips] in {
2023  def ADDiu : MMRel, StdMMR6Rel, ArithLogicI<"addiu", simm16_relaxed, GPR32Opnd,
2024                                             II_ADDIU, imm32SExt16, add>,
2025              ADDI_FM<0x9>, IsAsCheapAsAMove, ISA_MIPS1;
2026
2027  def ANDi : MMRel, StdMMR6Rel,
2028             ArithLogicI<"andi", uimm16, GPR32Opnd, II_ANDI, imm32ZExt16, and>,
2029             ADDI_FM<0xc>, ISA_MIPS1;
2030  def ORi  : MMRel, StdMMR6Rel,
2031             ArithLogicI<"ori", uimm16, GPR32Opnd, II_ORI, imm32ZExt16, or>,
2032             ADDI_FM<0xd>, ISA_MIPS1;
2033  def XORi : MMRel, StdMMR6Rel,
2034             ArithLogicI<"xori", uimm16, GPR32Opnd, II_XORI, imm32ZExt16, xor>,
2035             ADDI_FM<0xe>, ISA_MIPS1;
2036  def ADDi  : MMRel, ArithLogicI<"addi", simm16_relaxed, GPR32Opnd, II_ADDI>,
2037              ADDI_FM<0x8>, ISA_MIPS1_NOT_32R6_64R6;
2038  def SLTi  : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
2039              SLTI_FM<0xa>, ISA_MIPS1;
2040  def SLTiu : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
2041              SLTI_FM<0xb>, ISA_MIPS1;
2042
2043  def LUi   : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM,
2044              ISA_MIPS1;
2045
2046  /// Arithmetic Instructions (3-Operand, R-Type)
2047  def ADDu : MMRel, StdMMR6Rel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
2048             ADD_FM<0, 0x21>, ISA_MIPS1;
2049  def SUBu : MMRel, StdMMR6Rel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
2050             ADD_FM<0, 0x23>, ISA_MIPS1;
2051
2052  let Defs = [HI0, LO0] in
2053    def MUL   : MMRel, ArithLogicR<"mul", GPR32Opnd, 1, II_MUL, mul>,
2054                ADD_FM<0x1c, 2>, ISA_MIPS32_NOT_32R6_64R6;
2055
2056  def ADD   : MMRel, StdMMR6Rel, ArithLogicR<"add", GPR32Opnd, 1, II_ADD>,
2057              ADD_FM<0, 0x20>, ISA_MIPS1;
2058  def SUB   : MMRel, StdMMR6Rel, ArithLogicR<"sub", GPR32Opnd, 0, II_SUB>,
2059              ADD_FM<0, 0x22>, ISA_MIPS1;
2060
2061  def SLT   : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM<0, 0x2a>,
2062              ISA_MIPS1;
2063  def SLTu  : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>, ADD_FM<0, 0x2b>,
2064              ISA_MIPS1;
2065  def AND   : MMRel, StdMMR6Rel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
2066              ADD_FM<0, 0x24>, ISA_MIPS1;
2067  def OR    : MMRel, StdMMR6Rel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
2068              ADD_FM<0, 0x25>, ISA_MIPS1;
2069  def XOR   : MMRel, StdMMR6Rel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
2070              ADD_FM<0, 0x26>, ISA_MIPS1;
2071  def NOR   : MMRel, StdMMR6Rel, LogicNOR<"nor", GPR32Opnd>, ADD_FM<0, 0x27>,
2072              ISA_MIPS1;
2073}
2074
2075let AdditionalPredicates = [NotInMicroMips] in {
2076  /// Shift Instructions
2077  def SLL  : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL, shl,
2078                                     immZExt5>, SRA_FM<0, 0>, ISA_MIPS1;
2079  def SRL  : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL, srl,
2080                                     immZExt5>, SRA_FM<2, 0>, ISA_MIPS1;
2081  def SRA  : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA, sra,
2082                                     immZExt5>, SRA_FM<3, 0>, ISA_MIPS1;
2083  def SLLV : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV, shl>,
2084             SRLV_FM<4, 0>, ISA_MIPS1;
2085  def SRLV : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV, srl>,
2086             SRLV_FM<6, 0>, ISA_MIPS1;
2087  def SRAV : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV, sra>,
2088             SRLV_FM<7, 0>, ISA_MIPS1;
2089
2090  // Rotate Instructions
2091  def ROTR  : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR, rotr,
2092                                      immZExt5>,
2093              SRA_FM<2, 1>, ISA_MIPS32R2;
2094  def ROTRV : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV, rotr>,
2095              SRLV_FM<6, 1>, ISA_MIPS32R2;
2096}
2097
2098/// Load and Store Instructions
2099///  aligned
2100let AdditionalPredicates = [NotInMicroMips] in {
2101  def LB  : LoadMemory<"lb", GPR32Opnd, mem_simmptr, sextloadi8, II_LB>, MMRel,
2102            LW_FM<0x20>, ISA_MIPS1;
2103  def LBu : LoadMemory<"lbu", GPR32Opnd, mem_simmptr, zextloadi8, II_LBU,
2104                       addrDefault>, MMRel, LW_FM<0x24>, ISA_MIPS1;
2105  def LH  : LoadMemory<"lh", GPR32Opnd, mem_simmptr, sextloadi16, II_LH,
2106                       addrDefault>, MMRel, LW_FM<0x21>, ISA_MIPS1;
2107  def LHu : LoadMemory<"lhu", GPR32Opnd, mem_simmptr, zextloadi16, II_LHU>,
2108            MMRel, LW_FM<0x25>, ISA_MIPS1;
2109  def LW  : StdMMR6Rel, Load<"lw", GPR32Opnd, load, II_LW, addrDefault>, MMRel,
2110            LW_FM<0x23>, ISA_MIPS1;
2111  def SB  : StdMMR6Rel, Store<"sb", GPR32Opnd, truncstorei8, II_SB>, MMRel,
2112            LW_FM<0x28>, ISA_MIPS1;
2113  def SH  : Store<"sh", GPR32Opnd, truncstorei16, II_SH>, MMRel, LW_FM<0x29>,
2114            ISA_MIPS1;
2115  def SW  : StdMMR6Rel, Store<"sw", GPR32Opnd, store, II_SW>,
2116            MMRel, LW_FM<0x2b>, ISA_MIPS1;
2117}
2118
2119/// load/store left/right
2120let AdditionalPredicates = [NotInMicroMips] in {
2121def LWL : MMRel, LoadLeftRight<"lwl", MipsLWL, GPR32Opnd, II_LWL>, LW_FM<0x22>,
2122          ISA_MIPS1_NOT_32R6_64R6;
2123def LWR : MMRel, LoadLeftRight<"lwr", MipsLWR, GPR32Opnd, II_LWR>, LW_FM<0x26>,
2124          ISA_MIPS1_NOT_32R6_64R6;
2125def SWL : MMRel, StoreLeftRight<"swl", MipsSWL, GPR32Opnd, II_SWL>, LW_FM<0x2a>,
2126          ISA_MIPS1_NOT_32R6_64R6;
2127def SWR : MMRel, StoreLeftRight<"swr", MipsSWR, GPR32Opnd, II_SWR>, LW_FM<0x2e>,
2128          ISA_MIPS1_NOT_32R6_64R6;
2129
2130// COP2 Memory Instructions
2131def LWC2 : StdMMR6Rel, LW_FT2<"lwc2", COP2Opnd, II_LWC2, load>, LW_FM<0x32>,
2132           ISA_MIPS1_NOT_32R6_64R6;
2133def SWC2 : StdMMR6Rel, SW_FT2<"swc2", COP2Opnd, II_SWC2, store>,
2134           LW_FM<0x3a>, ISA_MIPS1_NOT_32R6_64R6;
2135def LDC2 : StdMMR6Rel, LW_FT2<"ldc2", COP2Opnd, II_LDC2, load>, LW_FM<0x36>,
2136           ISA_MIPS2_NOT_32R6_64R6;
2137def SDC2 : StdMMR6Rel, SW_FT2<"sdc2", COP2Opnd, II_SDC2, store>,
2138           LW_FM<0x3e>, ISA_MIPS2_NOT_32R6_64R6;
2139
2140// COP3 Memory Instructions
2141let DecoderNamespace = "COP3_" in {
2142  def LWC3 : LW_FT3<"lwc3", COP3Opnd, II_LWC3, load>, LW_FM<0x33>,
2143             ISA_MIPS1_NOT_32R6_64R6, NOT_ASE_CNMIPS;
2144  def SWC3 : SW_FT3<"swc3", COP3Opnd, II_SWC3, store>, LW_FM<0x3b>,
2145             ISA_MIPS1_NOT_32R6_64R6, NOT_ASE_CNMIPS;
2146  def LDC3 : LW_FT3<"ldc3", COP3Opnd, II_LDC3, load>, LW_FM<0x37>,
2147             ISA_MIPS2, NOT_ASE_CNMIPS;
2148  def SDC3 : SW_FT3<"sdc3", COP3Opnd, II_SDC3, store>, LW_FM<0x3f>,
2149             ISA_MIPS2, NOT_ASE_CNMIPS;
2150}
2151
2152  def SYNC : MMRel, StdMMR6Rel, SYNC_FT<"sync">, SYNC_FM, ISA_MIPS2;
2153  def SYNCI : MMRel, StdMMR6Rel, SYNCI_FT<"synci", mem_simm16>, SYNCI_FM,
2154              ISA_MIPS32R2;
2155}
2156
2157let AdditionalPredicates = [NotInMicroMips] in {
2158  def TEQ : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm10, II_TEQ>, TEQ_FM<0x34>,
2159            ISA_MIPS2;
2160  def TGE : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm10, II_TGE>, TEQ_FM<0x30>,
2161            ISA_MIPS2;
2162  def TGEU : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm10, II_TGEU>, TEQ_FM<0x31>,
2163             ISA_MIPS2;
2164  def TLT : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm10, II_TLT>, TEQ_FM<0x32>,
2165            ISA_MIPS2;
2166  def TLTU : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm10, II_TLTU>, TEQ_FM<0x33>,
2167            ISA_MIPS2;
2168  def TNE : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm10, II_TNE>, TEQ_FM<0x36>,
2169            ISA_MIPS2;
2170
2171  def TEQI : MMRel, TEQI_FT<"teqi", GPR32Opnd, II_TEQI>, TEQI_FM<0xc>,
2172             ISA_MIPS2_NOT_32R6_64R6;
2173  def TGEI : MMRel, TEQI_FT<"tgei", GPR32Opnd, II_TGEI>, TEQI_FM<0x8>,
2174             ISA_MIPS2_NOT_32R6_64R6;
2175  def TGEIU : MMRel, TEQI_FT<"tgeiu", GPR32Opnd, II_TGEIU>, TEQI_FM<0x9>,
2176              ISA_MIPS2_NOT_32R6_64R6;
2177  def TLTI : MMRel, TEQI_FT<"tlti", GPR32Opnd, II_TLTI>, TEQI_FM<0xa>,
2178             ISA_MIPS2_NOT_32R6_64R6;
2179  def TTLTIU : MMRel, TEQI_FT<"tltiu", GPR32Opnd, II_TTLTIU>, TEQI_FM<0xb>,
2180               ISA_MIPS2_NOT_32R6_64R6;
2181  def TNEI : MMRel, TEQI_FT<"tnei", GPR32Opnd, II_TNEI>, TEQI_FM<0xe>,
2182             ISA_MIPS2_NOT_32R6_64R6;
2183}
2184
2185let AdditionalPredicates = [NotInMicroMips] in {
2186  def BREAK : MMRel, StdMMR6Rel, BRK_FT<"break">, BRK_FM<0xd>, ISA_MIPS1;
2187  def SYSCALL : MMRel, SYS_FT<"syscall", uimm20, II_SYSCALL>, SYS_FM<0xc>,
2188                ISA_MIPS1;
2189  def TRAP : TrapBase<BREAK>, ISA_MIPS1;
2190  def SDBBP : MMRel, SYS_FT<"sdbbp", uimm20, II_SDBBP>, SDBBP_FM,
2191              ISA_MIPS32_NOT_32R6_64R6;
2192
2193  def ERET : MMRel, ER_FT<"eret", II_ERET>, ER_FM<0x18, 0x0>, INSN_MIPS3_32;
2194  def ERETNC : MMRel, ER_FT<"eretnc", II_ERETNC>, ER_FM<0x18, 0x1>,
2195               ISA_MIPS32R5;
2196  def DERET : MMRel, ER_FT<"deret", II_DERET>, ER_FM<0x1f, 0x0>, ISA_MIPS32;
2197
2198  def EI : MMRel, StdMMR6Rel, DEI_FT<"ei", GPR32Opnd, II_EI>, EI_FM<1>,
2199           ISA_MIPS32R2;
2200  def DI : MMRel, StdMMR6Rel, DEI_FT<"di", GPR32Opnd, II_DI>, EI_FM<0>,
2201           ISA_MIPS32R2;
2202
2203  def WAIT : MMRel, StdMMR6Rel, WAIT_FT<"wait">, WAIT_FM, INSN_MIPS3_32;
2204}
2205
2206let AdditionalPredicates = [NotInMicroMips] in {
2207/// Load-linked, Store-conditional
2208def LL : LLBase<"ll", GPR32Opnd>, LW_FM<0x30>, PTR_32, ISA_MIPS2_NOT_32R6_64R6;
2209def SC : SCBase<"sc", GPR32Opnd>, LW_FM<0x38>, PTR_32, ISA_MIPS2_NOT_32R6_64R6;
2210}
2211/// Jump and Branch Instructions
2212let AdditionalPredicates = [NotInMicroMips, RelocNotPIC] in
2213def J       : MMRel, JumpFJ<jmptarget, "j", br, bb, "j">, FJ<2>,
2214              IsBranch, ISA_MIPS1;
2215
2216let AdditionalPredicates = [NotInMicroMips] in {
2217def JR      : MMRel, IndirectBranch<"jr", GPR32Opnd>, MTLO_FM<8>,
2218              ISA_MIPS1_NOT_32R6_64R6;
2219def BEQ     : MMRel, CBranch<"beq", brtarget, seteq, GPR32Opnd>, BEQ_FM<4>,
2220              ISA_MIPS1;
2221def BEQL    : MMRel, CBranchLikely<"beql", brtarget, GPR32Opnd>,
2222              BEQ_FM<20>, ISA_MIPS2_NOT_32R6_64R6;
2223def BNE     : MMRel, CBranch<"bne", brtarget, setne, GPR32Opnd>, BEQ_FM<5>,
2224              ISA_MIPS1;
2225def BNEL    : MMRel, CBranchLikely<"bnel", brtarget, GPR32Opnd>,
2226              BEQ_FM<21>, ISA_MIPS2_NOT_32R6_64R6;
2227def BGEZ    : MMRel, CBranchZero<"bgez", brtarget, setge, GPR32Opnd>,
2228              BGEZ_FM<1, 1>, ISA_MIPS1;
2229def BGEZL   : MMRel, CBranchZeroLikely<"bgezl", brtarget, GPR32Opnd>,
2230              BGEZ_FM<1, 3>, ISA_MIPS2_NOT_32R6_64R6;
2231def BGTZ    : MMRel, CBranchZero<"bgtz", brtarget, setgt, GPR32Opnd>,
2232              BGEZ_FM<7, 0>, ISA_MIPS1;
2233def BGTZL   : MMRel, CBranchZeroLikely<"bgtzl", brtarget, GPR32Opnd>,
2234              BGEZ_FM<23, 0>, ISA_MIPS2_NOT_32R6_64R6;
2235def BLEZ    : MMRel, CBranchZero<"blez", brtarget, setle, GPR32Opnd>,
2236              BGEZ_FM<6, 0>, ISA_MIPS1;
2237def BLEZL   : MMRel, CBranchZeroLikely<"blezl", brtarget, GPR32Opnd>,
2238              BGEZ_FM<22, 0>, ISA_MIPS2_NOT_32R6_64R6;
2239def BLTZ    : MMRel, CBranchZero<"bltz", brtarget, setlt, GPR32Opnd>,
2240              BGEZ_FM<1, 0>, ISA_MIPS1;
2241def BLTZL   : MMRel, CBranchZeroLikely<"bltzl", brtarget, GPR32Opnd>,
2242              BGEZ_FM<1, 2>, ISA_MIPS2_NOT_32R6_64R6;
2243def B       : UncondBranch<BEQ, brtarget>, ISA_MIPS1;
2244
2245def JAL  : MMRel, JumpLink<"jal", calltarget>, FJ<3>, ISA_MIPS1;
2246
2247}
2248
2249let AdditionalPredicates = [NotInMicroMips, NoIndirectJumpGuards] in {
2250  def JALR : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM, ISA_MIPS1;
2251  def JALRPseudo : JumpLinkRegPseudo<GPR32Opnd, JALR, RA>, ISA_MIPS1;
2252}
2253
2254let AdditionalPredicates = [NotInMicroMips] in {
2255  def JALX : MMRel, JumpLink<"jalx", calltarget>, FJ<0x1D>,
2256             ISA_MIPS32_NOT_32R6_64R6;
2257  def BGEZAL : MMRel, BGEZAL_FT<"bgezal", brtarget, GPR32Opnd>, BGEZAL_FM<0x11>,
2258               ISA_MIPS1_NOT_32R6_64R6;
2259  def BGEZALL : MMRel, BGEZAL_FT<"bgezall", brtarget, GPR32Opnd>,
2260                BGEZAL_FM<0x13>, ISA_MIPS2_NOT_32R6_64R6;
2261  def BLTZAL : MMRel, BGEZAL_FT<"bltzal", brtarget, GPR32Opnd>, BGEZAL_FM<0x10>,
2262               ISA_MIPS1_NOT_32R6_64R6;
2263  def BLTZALL : MMRel, BGEZAL_FT<"bltzall", brtarget, GPR32Opnd>,
2264                BGEZAL_FM<0x12>, ISA_MIPS2_NOT_32R6_64R6;
2265  def BAL_BR : BAL_BR_Pseudo<BGEZAL, brtarget>, ISA_MIPS1;
2266}
2267let AdditionalPredicates = [NotInMips16Mode, NotInMicroMips] in {
2268  def TAILCALL : TailCall<J, jmptarget>, ISA_MIPS1;
2269}
2270let AdditionalPredicates = [NotInMips16Mode, NotInMicroMips,
2271                            NoIndirectJumpGuards] in
2272  def TAILCALLREG : TailCallReg<JR, GPR32Opnd>, ISA_MIPS1_NOT_32R6_64R6;
2273
2274// Indirect branches are matched as PseudoIndirectBranch/PseudoIndirectBranch64
2275// then are expanded to JR, JR64, JALR, or JALR64 depending on the ISA.
2276class PseudoIndirectBranchBase<Instruction JumpInst, RegisterOperand RO> :
2277    MipsPseudo<(outs), (ins RO:$rs), [(brind RO:$rs)],
2278               II_IndirectBranchPseudo>,
2279    PseudoInstExpansion<(JumpInst RO:$rs)> {
2280  let isTerminator=1;
2281  let isBarrier=1;
2282  let hasDelaySlot = 1;
2283  let isBranch = 1;
2284  let isIndirectBranch = 1;
2285  bit isCTI = 1;
2286}
2287
2288let AdditionalPredicates = [NotInMips16Mode, NotInMicroMips,
2289                            NoIndirectJumpGuards] in
2290  def PseudoIndirectBranch : PseudoIndirectBranchBase<JR, GPR32Opnd>,
2291                             ISA_MIPS1_NOT_32R6_64R6;
2292
2293// Return instructions are matched as a RetRA instruction, then are expanded
2294// into PseudoReturn/PseudoReturn64 after register allocation. Finally,
2295// MipsAsmPrinter expands this into JR, JR64, JALR, or JALR64 depending on the
2296// ISA.
2297class PseudoReturnBase<RegisterOperand RO> : MipsPseudo<(outs), (ins RO:$rs),
2298                                                        [], II_ReturnPseudo> {
2299  let isTerminator = 1;
2300  let isBarrier = 1;
2301  let hasDelaySlot = 1;
2302  let isReturn = 1;
2303  let isCodeGenOnly = 1;
2304  let hasCtrlDep = 1;
2305  let hasExtraSrcRegAllocReq = 1;
2306  bit isCTI = 1;
2307}
2308
2309def PseudoReturn : PseudoReturnBase<GPR32Opnd>;
2310
2311// Exception handling related node and instructions.
2312// The conversion sequence is:
2313// ISD::EH_RETURN -> MipsISD::EH_RETURN ->
2314// MIPSeh_return -> (stack change + indirect branch)
2315//
2316// MIPSeh_return takes the place of regular return instruction
2317// but takes two arguments (V1, V0) which are used for storing
2318// the offset and return address respectively.
2319def SDT_MipsEHRET : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
2320
2321def MIPSehret : SDNode<"MipsISD::EH_RETURN", SDT_MipsEHRET,
2322                      [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2323
2324let Uses = [V0, V1], isTerminator = 1, isReturn = 1,
2325           isBarrier = 1, isCTI = 1, hasNoSchedulingInfo = 1 in {
2326  def MIPSeh_return32 : MipsPseudo<(outs), (ins GPR32:$spoff, GPR32:$dst),
2327                                   [(MIPSehret GPR32:$spoff, GPR32:$dst)]>;
2328  def MIPSeh_return64 : MipsPseudo<(outs), (ins GPR64:$spoff, GPR64:$dst),
2329                                   [(MIPSehret GPR64:$spoff, GPR64:$dst)]>;
2330}
2331
2332/// Multiply and Divide Instructions.
2333let AdditionalPredicates = [NotInMicroMips] in {
2334  def MULT  : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
2335              MULT_FM<0, 0x18>, ISA_MIPS1_NOT_32R6_64R6;
2336  def MULTu : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
2337              MULT_FM<0, 0x19>, ISA_MIPS1_NOT_32R6_64R6;
2338  def SDIV  : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
2339              MULT_FM<0, 0x1a>, ISA_MIPS1_NOT_32R6_64R6;
2340  def UDIV  : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
2341              MULT_FM<0, 0x1b>, ISA_MIPS1_NOT_32R6_64R6;
2342  def MTHI : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>, MTLO_FM<0x11>,
2343             ISA_MIPS1_NOT_32R6_64R6;
2344  def MTLO : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>, MTLO_FM<0x13>,
2345             ISA_MIPS1_NOT_32R6_64R6;
2346  def MFHI : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>, MFLO_FM<0x10>,
2347             ISA_MIPS1_NOT_32R6_64R6;
2348  def MFLO : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>, MFLO_FM<0x12>,
2349             ISA_MIPS1_NOT_32R6_64R6;
2350
2351  /// Sign Ext In Register Instructions.
2352  def SEB : MMRel, StdMMR6Rel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
2353            SEB_FM<0x10, 0x20>, ISA_MIPS32R2;
2354  def SEH : MMRel, StdMMR6Rel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
2355            SEB_FM<0x18, 0x20>, ISA_MIPS32R2;
2356
2357  /// Count Leading
2358  def CLZ : MMRel, CountLeading0<"clz", GPR32Opnd, II_CLZ>, CLO_FM<0x20>,
2359            ISA_MIPS32_NOT_32R6_64R6;
2360  def CLO : MMRel, CountLeading1<"clo", GPR32Opnd, II_CLO>, CLO_FM<0x21>,
2361            ISA_MIPS32_NOT_32R6_64R6;
2362
2363  /// Word Swap Bytes Within Halfwords
2364  def WSBH : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>, SEB_FM<2, 0x20>,
2365             ISA_MIPS32R2;
2366
2367  /// No operation.
2368  def NOP : PseudoSE<(outs), (ins), []>,
2369                     PseudoInstExpansion<(SLL ZERO, ZERO, 0)>, ISA_MIPS1;
2370
2371  // FrameIndexes are legalized when they are operands from load/store
2372  // instructions. The same not happens for stack address copies, so an
2373  // add op with mem ComplexPattern is used and the stack address copy
2374  // can be matched. It's similar to Sparc LEA_ADDRi
2375  let AdditionalPredicates = [NotInMicroMips] in
2376    def LEA_ADDiu : MMRel, EffectiveAddress<"addiu", GPR32Opnd>, LW_FM<9>,
2377                    ISA_MIPS1;
2378
2379  // MADD*/MSUB*
2380  def MADD  : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM<0x1c, 0>,
2381              ISA_MIPS32_NOT_32R6_64R6;
2382  def MADDU : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM<0x1c, 1>,
2383              ISA_MIPS32_NOT_32R6_64R6;
2384  def MSUB  : MMRel, MArithR<"msub", II_MSUB>, MULT_FM<0x1c, 4>,
2385              ISA_MIPS32_NOT_32R6_64R6;
2386  def MSUBU : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM<0x1c, 5>,
2387              ISA_MIPS32_NOT_32R6_64R6;
2388}
2389
2390let AdditionalPredicates = [NotDSP] in {
2391def PseudoMULT  : MultDivPseudo<MULT, ACC64, GPR32Opnd, MipsMult, II_MULT>,
2392                  ISA_MIPS1_NOT_32R6_64R6;
2393def PseudoMULTu : MultDivPseudo<MULTu, ACC64, GPR32Opnd, MipsMultu, II_MULTU>,
2394                  ISA_MIPS1_NOT_32R6_64R6;
2395def PseudoMFHI : PseudoMFLOHI<GPR32, ACC64, MipsMFHI>, ISA_MIPS1_NOT_32R6_64R6;
2396def PseudoMFLO : PseudoMFLOHI<GPR32, ACC64, MipsMFLO>, ISA_MIPS1_NOT_32R6_64R6;
2397def PseudoMTLOHI : PseudoMTLOHI<ACC64, GPR32>, ISA_MIPS1_NOT_32R6_64R6;
2398def PseudoMADD  : MAddSubPseudo<MADD, MipsMAdd, II_MADD>,
2399                  ISA_MIPS32_NOT_32R6_64R6;
2400def PseudoMADDU : MAddSubPseudo<MADDU, MipsMAddu, II_MADDU>,
2401                  ISA_MIPS32_NOT_32R6_64R6;
2402def PseudoMSUB  : MAddSubPseudo<MSUB, MipsMSub, II_MSUB>,
2403                  ISA_MIPS32_NOT_32R6_64R6;
2404def PseudoMSUBU : MAddSubPseudo<MSUBU, MipsMSubu, II_MSUBU>,
2405                  ISA_MIPS32_NOT_32R6_64R6;
2406}
2407
2408let AdditionalPredicates = [NotInMicroMips] in {
2409  def PseudoSDIV : MultDivPseudo<SDIV, ACC64, GPR32Opnd, MipsDivRem, II_DIV,
2410                                 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
2411  def PseudoUDIV : MultDivPseudo<UDIV, ACC64, GPR32Opnd, MipsDivRemU, II_DIVU,
2412                                 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
2413  def RDHWR : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM, ISA_MIPS1;
2414  // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
2415  def EXT : MMRel, StdMMR6Rel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1,
2416                                       immZExt5, immZExt5Plus1, MipsExt>,
2417            EXT_FM<0>, ISA_MIPS32R2;
2418  def INS : MMRel, StdMMR6Rel, InsBase<"ins", GPR32Opnd, uimm5,
2419                                       uimm5_inssize_plus1, immZExt5,
2420                                       immZExt5Plus1>,
2421            EXT_FM<4>, ISA_MIPS32R2;
2422}
2423/// Move Control Registers From/To CPU Registers
2424let AdditionalPredicates = [NotInMicroMips] in {
2425  def MTC0 : MTC3OP<"mtc0", COP0Opnd, GPR32Opnd, II_MTC0>,
2426             MFC3OP_FM<0x10, 4, 0>, ISA_MIPS1;
2427  def MFC0 : MFC3OP<"mfc0", GPR32Opnd, COP0Opnd, II_MFC0>,
2428             MFC3OP_FM<0x10, 0, 0>, ISA_MIPS1;
2429  def MFC2 : MFC3OP<"mfc2", GPR32Opnd, COP2Opnd, II_MFC2>,
2430             MFC3OP_FM<0x12, 0, 0>, ISA_MIPS1;
2431  def MTC2 : MTC3OP<"mtc2", COP2Opnd, GPR32Opnd, II_MTC2>,
2432             MFC3OP_FM<0x12, 4, 0>, ISA_MIPS1;
2433}
2434
2435class Barrier<string asmstr, InstrItinClass itin = NoItinerary> :
2436  InstSE<(outs), (ins), asmstr, [], itin, FrmOther, asmstr>;
2437let AdditionalPredicates = [NotInMicroMips] in {
2438  def SSNOP : MMRel, StdMMR6Rel, Barrier<"ssnop", II_SSNOP>, BARRIER_FM<1>,
2439              ISA_MIPS1;
2440  def EHB : MMRel, Barrier<"ehb", II_EHB>, BARRIER_FM<3>, ISA_MIPS1;
2441
2442  let isCTI = 1 in
2443  def PAUSE : MMRel, StdMMR6Rel, Barrier<"pause", II_PAUSE>, BARRIER_FM<5>,
2444              ISA_MIPS32R2;
2445}
2446
2447// JR_HB and JALR_HB are defined here using the new style naming
2448// scheme because some of this code is shared with Mips32r6InstrInfo.td
2449// and because of that it doesn't follow the naming convention of the
2450// rest of the file. To avoid a mixture of old vs new style, the new
2451// style was chosen.
2452class JR_HB_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
2453  dag OutOperandList = (outs);
2454  dag InOperandList = (ins GPROpnd:$rs);
2455  string AsmString = !strconcat(instr_asm, "\t$rs");
2456  list<dag> Pattern = [];
2457}
2458
2459class JALR_HB_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
2460  dag OutOperandList = (outs GPROpnd:$rd);
2461  dag InOperandList = (ins GPROpnd:$rs);
2462  string AsmString = !strconcat(instr_asm, "\t$rd, $rs");
2463  list<dag> Pattern = [];
2464}
2465
2466class JR_HB_DESC<RegisterOperand RO> :
2467  InstSE<(outs), (ins), "", [], II_JR_HB, FrmJ>, JR_HB_DESC_BASE<"jr.hb", RO> {
2468  let isBranch=1;
2469  let isIndirectBranch=1;
2470  let hasDelaySlot=1;
2471  let isTerminator=1;
2472  let isBarrier=1;
2473  bit isCTI = 1;
2474}
2475
2476class JALR_HB_DESC<RegisterOperand RO> :
2477  InstSE<(outs), (ins), "", [], II_JALR_HB, FrmJ>, JALR_HB_DESC_BASE<"jalr.hb",
2478                                                                     RO> {
2479  let isIndirectBranch=1;
2480  let hasDelaySlot=1;
2481  bit isCTI = 1;
2482}
2483
2484class JR_HB_ENC : JR_HB_FM<8>;
2485class JALR_HB_ENC : JALR_HB_FM<9>;
2486
2487def JR_HB : JR_HB_DESC<GPR32Opnd>, JR_HB_ENC, ISA_MIPS32R2_NOT_32R6_64R6;
2488def JALR_HB : JALR_HB_DESC<GPR32Opnd>, JALR_HB_ENC, ISA_MIPS32;
2489
2490let AdditionalPredicates = [NotInMicroMips, UseIndirectJumpsHazard] in
2491  def JALRHBPseudo : JumpLinkRegPseudo<GPR32Opnd, JALR_HB, RA>;
2492
2493
2494let AdditionalPredicates = [NotInMips16Mode, NotInMicroMips,
2495                            UseIndirectJumpsHazard] in {
2496  def TAILCALLREGHB : TailCallReg<JR_HB, GPR32Opnd>, ISA_MIPS32_NOT_32R6_64R6;
2497  def PseudoIndirectHazardBranch : PseudoIndirectBranchBase<JR_HB, GPR32Opnd>,
2498                                   ISA_MIPS32R2_NOT_32R6_64R6;
2499}
2500
2501class TLB<string asmstr, InstrItinClass itin = NoItinerary> :
2502  InstSE<(outs), (ins), asmstr, [], itin, FrmOther, asmstr>;
2503let AdditionalPredicates = [NotInMicroMips] in {
2504  def TLBP : MMRel, TLB<"tlbp", II_TLBP>, COP0_TLB_FM<0x08>, ISA_MIPS1;
2505  def TLBR : MMRel, TLB<"tlbr", II_TLBR>, COP0_TLB_FM<0x01>, ISA_MIPS1;
2506  def TLBWI : MMRel, TLB<"tlbwi", II_TLBWI>, COP0_TLB_FM<0x02>, ISA_MIPS1;
2507  def TLBWR : MMRel, TLB<"tlbwr", II_TLBWR>, COP0_TLB_FM<0x06>, ISA_MIPS1;
2508}
2509class CacheOp<string instr_asm, Operand MemOpnd,
2510              InstrItinClass itin = NoItinerary> :
2511    InstSE<(outs), (ins  MemOpnd:$addr, uimm5:$hint),
2512           !strconcat(instr_asm, "\t$hint, $addr"), [], itin, FrmOther,
2513           instr_asm> {
2514  let DecoderMethod = "DecodeCacheOp";
2515}
2516
2517let AdditionalPredicates = [NotInMicroMips] in {
2518  def CACHE : MMRel, CacheOp<"cache", mem, II_CACHE>, CACHEOP_FM<0b101111>,
2519              INSN_MIPS3_32_NOT_32R6_64R6;
2520  def PREF :  MMRel, CacheOp<"pref", mem, II_PREF>, CACHEOP_FM<0b110011>,
2521              INSN_MIPS3_32_NOT_32R6_64R6;
2522}
2523// FIXME: We are missing the prefx instruction.
2524def ROL : MipsAsmPseudoInst<(outs),
2525                            (ins GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rd),
2526                            "rol\t$rs, $rt, $rd">;
2527def ROLImm : MipsAsmPseudoInst<(outs),
2528                               (ins GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm),
2529                               "rol\t$rs, $rt, $imm">;
2530def : MipsInstAlias<"rol $rd, $rs",
2531                    (ROL GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rs), 0>;
2532def : MipsInstAlias<"rol $rd, $imm",
2533                    (ROLImm GPR32Opnd:$rd, GPR32Opnd:$rd, simm16:$imm), 0>;
2534
2535def ROR : MipsAsmPseudoInst<(outs),
2536                            (ins GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rd),
2537                            "ror\t$rs, $rt, $rd">;
2538def RORImm : MipsAsmPseudoInst<(outs),
2539                               (ins GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm),
2540                               "ror\t$rs, $rt, $imm">;
2541def : MipsInstAlias<"ror $rd, $rs",
2542                    (ROR GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rs), 0>;
2543def : MipsInstAlias<"ror $rd, $imm",
2544                    (RORImm GPR32Opnd:$rd, GPR32Opnd:$rd, simm16:$imm), 0>;
2545
2546def DROL : MipsAsmPseudoInst<(outs),
2547                             (ins GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rd),
2548                             "drol\t$rs, $rt, $rd">, ISA_MIPS64;
2549def DROLImm : MipsAsmPseudoInst<(outs),
2550                                (ins GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm),
2551                                "drol\t$rs, $rt, $imm">, ISA_MIPS64;
2552def : MipsInstAlias<"drol $rd, $rs",
2553                    (DROL GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rs), 0>,
2554      ISA_MIPS64;
2555def : MipsInstAlias<"drol $rd, $imm",
2556                    (DROLImm GPR32Opnd:$rd, GPR32Opnd:$rd, simm16:$imm), 0>,
2557      ISA_MIPS64;
2558
2559def DROR : MipsAsmPseudoInst<(outs),
2560                             (ins GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rd),
2561                             "dror\t$rs, $rt, $rd">, ISA_MIPS64;
2562def DRORImm : MipsAsmPseudoInst<(outs),
2563                                (ins GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm),
2564                                "dror\t$rs, $rt, $imm">, ISA_MIPS64;
2565def : MipsInstAlias<"dror $rd, $rs",
2566                    (DROR GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rs), 0>,
2567      ISA_MIPS64;
2568def : MipsInstAlias<"dror $rd, $imm",
2569                    (DRORImm GPR32Opnd:$rd, GPR32Opnd:$rd, simm16:$imm), 0>,
2570      ISA_MIPS64;
2571
2572def ABSMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd), (ins GPR32Opnd:$rs),
2573                                 "abs\t$rd, $rs">;
2574
2575def SEQMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2576                                 (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
2577                                 "seq $rd, $rs, $rt">, NOT_ASE_CNMIPS;
2578
2579def : MipsInstAlias<"seq $rd, $rs",
2580                    (SEQMacro GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rs), 0>,
2581                    NOT_ASE_CNMIPS;
2582
2583def SEQIMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2584                                  (ins GPR32Opnd:$rs, simm32_relaxed:$imm),
2585                                  "seq $rd, $rs, $imm">, NOT_ASE_CNMIPS;
2586
2587def : MipsInstAlias<"seq $rd, $imm",
2588                    (SEQIMacro GPR32Opnd:$rd, GPR32Opnd:$rd, simm32:$imm), 0>,
2589                    NOT_ASE_CNMIPS;
2590
2591def MULImmMacro : MipsAsmPseudoInst<(outs), (ins GPR32Opnd:$rd, GPR32Opnd:$rs,
2592                                                 simm32_relaxed:$imm),
2593                                    "mul\t$rd, $rs, $imm">,
2594                  ISA_MIPS1_NOT_32R6_64R6;
2595def MULOMacro : MipsAsmPseudoInst<(outs), (ins GPR32Opnd:$rd, GPR32Opnd:$rs,
2596                                               GPR32Opnd:$rt),
2597                                  "mulo\t$rd, $rs, $rt">,
2598                ISA_MIPS1_NOT_32R6_64R6;
2599def MULOUMacro : MipsAsmPseudoInst<(outs), (ins GPR32Opnd:$rd, GPR32Opnd:$rs,
2600                                                GPR32Opnd:$rt),
2601                                   "mulou\t$rd, $rs, $rt">,
2602                 ISA_MIPS1_NOT_32R6_64R6;
2603
2604// Virtualization ASE
2605class HYPCALL_FT<string opstr> :
2606  InstSE<(outs), (ins uimm10:$code_),
2607         !strconcat(opstr, "\t$code_"), [], II_HYPCALL, FrmOther, opstr> {
2608  let BaseOpcode = opstr;
2609}
2610
2611let AdditionalPredicates = [NotInMicroMips] in {
2612  def MFGC0    : MMRel, MFC3OP<"mfgc0", GPR32Opnd, COP0Opnd, II_MFGC0>,
2613                 MFC3OP_FM<0x10, 3, 0>, ISA_MIPS32R5, ASE_VIRT;
2614  def MTGC0    : MMRel, MTC3OP<"mtgc0", COP0Opnd, GPR32Opnd, II_MTGC0>,
2615                 MFC3OP_FM<0x10, 3, 2>, ISA_MIPS32R5, ASE_VIRT;
2616  def MFHGC0   : MMRel, MFC3OP<"mfhgc0", GPR32Opnd, COP0Opnd, II_MFHGC0>,
2617                 MFC3OP_FM<0x10, 3, 4>, ISA_MIPS32R5, ASE_VIRT;
2618  def MTHGC0   : MMRel, MTC3OP<"mthgc0", COP0Opnd, GPR32Opnd, II_MTHGC0>,
2619                 MFC3OP_FM<0x10, 3, 6>, ISA_MIPS32R5, ASE_VIRT;
2620  def TLBGINV  : MMRel, TLB<"tlbginv", II_TLBGINV>, COP0_TLB_FM<0b001011>,
2621                 ISA_MIPS32R5, ASE_VIRT;
2622  def TLBGINVF : MMRel, TLB<"tlbginvf", II_TLBGINVF>, COP0_TLB_FM<0b001100>,
2623                 ISA_MIPS32R5, ASE_VIRT;
2624  def TLBGP    : MMRel, TLB<"tlbgp", II_TLBGP>, COP0_TLB_FM<0b010000>,
2625                 ISA_MIPS32R5, ASE_VIRT;
2626  def TLBGR    : MMRel, TLB<"tlbgr", II_TLBGR>, COP0_TLB_FM<0b001001>,
2627                 ISA_MIPS32R5, ASE_VIRT;
2628  def TLBGWI   : MMRel, TLB<"tlbgwi", II_TLBGWI>, COP0_TLB_FM<0b001010>,
2629                 ISA_MIPS32R5, ASE_VIRT;
2630  def TLBGWR   : MMRel, TLB<"tlbgwr", II_TLBGWR>, COP0_TLB_FM<0b001110>,
2631                 ISA_MIPS32R5, ASE_VIRT;
2632  def HYPCALL  : MMRel, HYPCALL_FT<"hypcall">,
2633                 HYPCALL_FM<0b101000>, ISA_MIPS32R5, ASE_VIRT;
2634}
2635
2636//===----------------------------------------------------------------------===//
2637// Instruction aliases
2638//===----------------------------------------------------------------------===//
2639
2640multiclass OneOrTwoOperandMacroImmediateAlias<string Memnomic,
2641                                              Instruction Opcode,
2642                                              RegisterOperand RO = GPR32Opnd,
2643                                              Operand Imm = simm32_relaxed> {
2644  def : MipsInstAlias<!strconcat(Memnomic, " $rs, $rt, $imm"),
2645                                (Opcode RO:$rs,
2646                                        RO:$rt,
2647                                        Imm:$imm), 0>;
2648  def : MipsInstAlias<!strconcat(Memnomic, " $rs, $imm"),
2649                                (Opcode RO:$rs,
2650                                        RO:$rs,
2651                                        Imm:$imm), 0>;
2652}
2653
2654let AdditionalPredicates = [NotInMicroMips] in {
2655  def : MipsInstAlias<"move $dst, $src",
2656                      (OR GPR32Opnd:$dst, GPR32Opnd:$src, ZERO), 1>,
2657        GPR_32, ISA_MIPS1;
2658  def : MipsInstAlias<"move $dst, $src",
2659                      (ADDu GPR32Opnd:$dst, GPR32Opnd:$src, ZERO), 1>,
2660        GPR_32, ISA_MIPS1;
2661
2662  def : MipsInstAlias<"bal $offset", (BGEZAL ZERO, brtarget:$offset), 1>,
2663        ISA_MIPS1_NOT_32R6_64R6;
2664
2665  def : MipsInstAlias<"j $rs", (JR GPR32Opnd:$rs), 0>, ISA_MIPS1;
2666
2667  def : MipsInstAlias<"jalr $rs", (JALR RA, GPR32Opnd:$rs), 0>;
2668
2669  def : MipsInstAlias<"jalr.hb $rs", (JALR_HB RA, GPR32Opnd:$rs), 1>,
2670        ISA_MIPS32;
2671
2672  def : MipsInstAlias<"neg $rt, $rs",
2673                      (SUB GPR32Opnd:$rt, ZERO, GPR32Opnd:$rs), 1>, ISA_MIPS1;
2674  def : MipsInstAlias<"neg $rt",
2675                      (SUB GPR32Opnd:$rt, ZERO, GPR32Opnd:$rt), 1>, ISA_MIPS1;
2676  def : MipsInstAlias<"negu $rt, $rs",
2677                      (SUBu GPR32Opnd:$rt, ZERO, GPR32Opnd:$rs), 1>, ISA_MIPS1;
2678  def : MipsInstAlias<"negu $rt",
2679                      (SUBu GPR32Opnd:$rt, ZERO, GPR32Opnd:$rt), 1>, ISA_MIPS1;
2680
2681  def SGE : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2682                              (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
2683                              "sge\t$rd, $rs, $rt">, ISA_MIPS1;
2684  def : MipsInstAlias<"sge $rs, $rt",
2685                      (SGE GPR32Opnd:$rs, GPR32Opnd:$rs, GPR32Opnd:$rt), 0>,
2686        ISA_MIPS1;
2687  def SGEImm : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2688                                 (ins GPR32Opnd:$rs, simm32:$imm),
2689                                 "sge\t$rd, $rs, $imm">, GPR_32;
2690  def : MipsInstAlias<"sge $rs, $imm", (SGEImm GPR32Opnd:$rs,
2691                                               GPR32Opnd:$rs,
2692                                               simm32:$imm), 0>,
2693        GPR_32;
2694
2695  def SGEU : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2696                               (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
2697                               "sgeu\t$rd, $rs, $rt">, ISA_MIPS1;
2698  def : MipsInstAlias<"sgeu $rs, $rt",
2699                      (SGEU GPR32Opnd:$rs, GPR32Opnd:$rs, GPR32Opnd:$rt), 0>,
2700        ISA_MIPS1;
2701  def SGEUImm : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2702                                  (ins GPR32Opnd:$rs, uimm32_coerced:$imm),
2703                                  "sgeu\t$rd, $rs, $imm">, GPR_32;
2704  def : MipsInstAlias<"sgeu $rs, $imm", (SGEUImm GPR32Opnd:$rs,
2705                                                 GPR32Opnd:$rs,
2706                                                 uimm32_coerced:$imm), 0>,
2707        GPR_32;
2708
2709  def : MipsInstAlias<
2710          "sgt $rd, $rs, $rt",
2711          (SLT GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>, ISA_MIPS1;
2712  def : MipsInstAlias<
2713          "sgt $rs, $rt",
2714          (SLT GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>, ISA_MIPS1;
2715
2716  def SGTImm : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2717                                 (ins GPR32Opnd:$rs, simm32:$imm),
2718                                 "sgt\t$rd, $rs, $imm">, GPR_32;
2719  def : MipsInstAlias<"sgt $rs, $imm", (SGTImm GPR32Opnd:$rs,
2720                                               GPR32Opnd:$rs,
2721                                               simm32:$imm), 0>,
2722        GPR_32;
2723  def : MipsInstAlias<
2724          "sgtu $rd, $rs, $rt",
2725          (SLTu GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>, ISA_MIPS1;
2726  def : MipsInstAlias<
2727          "sgtu $$rs, $rt",
2728          (SLTu GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>, ISA_MIPS1;
2729
2730  def SGTUImm : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2731                                  (ins GPR32Opnd:$rs, uimm32_coerced:$imm),
2732                                  "sgtu\t$rd, $rs, $imm">, GPR_32;
2733  def : MipsInstAlias<"sgtu $rs, $imm", (SGTUImm GPR32Opnd:$rs,
2734                                                 GPR32Opnd:$rs,
2735                                                 uimm32_coerced:$imm), 0>,
2736        GPR_32;
2737
2738  def : MipsInstAlias<
2739          "not $rt, $rs",
2740          (NOR GPR32Opnd:$rt, GPR32Opnd:$rs, ZERO), 0>, ISA_MIPS1;
2741  def : MipsInstAlias<
2742          "not $rt",
2743          (NOR GPR32Opnd:$rt, GPR32Opnd:$rt, ZERO), 0>, ISA_MIPS1;
2744
2745  def : MipsInstAlias<"nop", (SLL ZERO, ZERO, 0), 1>, ISA_MIPS1;
2746
2747  defm : OneOrTwoOperandMacroImmediateAlias<"add", ADDi>,
2748         ISA_MIPS1_NOT_32R6_64R6;
2749
2750  defm : OneOrTwoOperandMacroImmediateAlias<"addu", ADDiu>, ISA_MIPS1;
2751
2752  defm : OneOrTwoOperandMacroImmediateAlias<"and", ANDi>, ISA_MIPS1, GPR_32;
2753
2754  defm : OneOrTwoOperandMacroImmediateAlias<"or", ORi>, ISA_MIPS1, GPR_32;
2755
2756  defm : OneOrTwoOperandMacroImmediateAlias<"xor", XORi>, ISA_MIPS1, GPR_32;
2757
2758  defm : OneOrTwoOperandMacroImmediateAlias<"slt", SLTi>, ISA_MIPS1, GPR_32;
2759
2760  defm : OneOrTwoOperandMacroImmediateAlias<"sltu", SLTiu>, ISA_MIPS1, GPR_32;
2761
2762  def : MipsInstAlias<"mfgc0 $rt, $rd",
2763                      (MFGC0 GPR32Opnd:$rt, COP0Opnd:$rd, 0), 0>,
2764                      ISA_MIPS32R5, ASE_VIRT;
2765  def : MipsInstAlias<"mtgc0 $rt, $rd",
2766                      (MTGC0 COP0Opnd:$rd, GPR32Opnd:$rt, 0), 0>,
2767                      ISA_MIPS32R5, ASE_VIRT;
2768  def : MipsInstAlias<"mfhgc0 $rt, $rd",
2769                      (MFHGC0 GPR32Opnd:$rt, COP0Opnd:$rd, 0), 0>,
2770                      ISA_MIPS32R5, ASE_VIRT;
2771  def : MipsInstAlias<"mthgc0 $rt, $rd",
2772                      (MTHGC0 COP0Opnd:$rd, GPR32Opnd:$rt, 0), 0>,
2773                      ISA_MIPS32R5, ASE_VIRT;
2774  def : MipsInstAlias<"mfc0 $rt, $rd", (MFC0 GPR32Opnd:$rt, COP0Opnd:$rd, 0), 0>,
2775        ISA_MIPS1;
2776  def : MipsInstAlias<"mtc0 $rt, $rd", (MTC0 COP0Opnd:$rd, GPR32Opnd:$rt, 0), 0>,
2777        ISA_MIPS1;
2778  def : MipsInstAlias<"mfc2 $rt, $rd", (MFC2 GPR32Opnd:$rt, COP2Opnd:$rd, 0), 0>,
2779        ISA_MIPS1;
2780  def : MipsInstAlias<"mtc2 $rt, $rd", (MTC2 COP2Opnd:$rd, GPR32Opnd:$rt, 0), 0>,
2781        ISA_MIPS1;
2782
2783  def : MipsInstAlias<"b $offset", (BEQ ZERO, ZERO, brtarget:$offset), 0>,
2784        ISA_MIPS1;
2785
2786  def : MipsInstAlias<"bnez $rs,$offset",
2787                      (BNE GPR32Opnd:$rs, ZERO, brtarget:$offset), 0>,
2788        ISA_MIPS1;
2789  def : MipsInstAlias<"bnezl $rs, $offset",
2790                      (BNEL GPR32Opnd:$rs, ZERO, brtarget:$offset), 1>,
2791        ISA_MIPS2;
2792  def : MipsInstAlias<"beqz $rs,$offset",
2793                      (BEQ GPR32Opnd:$rs, ZERO, brtarget:$offset), 0>,
2794        ISA_MIPS1;
2795  def : MipsInstAlias<"beqzl $rs, $offset",
2796                      (BEQL GPR32Opnd:$rs, ZERO, brtarget:$offset), 1>,
2797        ISA_MIPS2;
2798
2799  def : MipsInstAlias<"syscall", (SYSCALL 0), 1>, ISA_MIPS1;
2800
2801  def : MipsInstAlias<"break", (BREAK 0, 0), 1>, ISA_MIPS1;
2802  def : MipsInstAlias<"break $imm", (BREAK uimm10:$imm, 0), 1>, ISA_MIPS1;
2803  def : MipsInstAlias<"ei", (EI ZERO), 1>, ISA_MIPS32R2;
2804  def : MipsInstAlias<"di", (DI ZERO), 1>, ISA_MIPS32R2;
2805
2806  def : MipsInstAlias<"teq $rs, $rt",
2807                      (TEQ GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>, ISA_MIPS2;
2808  def : MipsInstAlias<"tge $rs, $rt",
2809                      (TGE GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>, ISA_MIPS2;
2810  def : MipsInstAlias<"tgeu $rs, $rt",
2811                      (TGEU GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>, ISA_MIPS2;
2812  def : MipsInstAlias<"tlt $rs, $rt",
2813                      (TLT GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>, ISA_MIPS2;
2814  def : MipsInstAlias<"tltu $rs, $rt",
2815                      (TLTU GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>, ISA_MIPS2;
2816  def : MipsInstAlias<"tne $rs, $rt",
2817                      (TNE GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>, ISA_MIPS2;
2818  def : MipsInstAlias<"rdhwr $rt, $rs",
2819                      (RDHWR GPR32Opnd:$rt, HWRegsOpnd:$rs, 0), 1>, ISA_MIPS1;
2820
2821}
2822def : MipsInstAlias<"sub, $rd, $rs, $imm",
2823                    (ADDi GPR32Opnd:$rd, GPR32Opnd:$rs,
2824                          InvertedImOperand:$imm), 0>, ISA_MIPS1_NOT_32R6_64R6;
2825def : MipsInstAlias<"sub $rs, $imm",
2826                    (ADDi GPR32Opnd:$rs, GPR32Opnd:$rs, InvertedImOperand:$imm),
2827                    0>, ISA_MIPS1_NOT_32R6_64R6;
2828def : MipsInstAlias<"subu, $rd, $rs, $imm",
2829                    (ADDiu GPR32Opnd:$rd, GPR32Opnd:$rs,
2830                           InvertedImOperand:$imm), 0>;
2831def : MipsInstAlias<"subu $rs, $imm", (ADDiu GPR32Opnd:$rs, GPR32Opnd:$rs,
2832                                             InvertedImOperand:$imm), 0>;
2833let AdditionalPredicates = [NotInMicroMips] in {
2834  def : MipsInstAlias<"sll $rd, $rt, $rs",
2835                      (SLLV GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
2836  def : MipsInstAlias<"sra $rd, $rt, $rs",
2837                      (SRAV GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
2838  def : MipsInstAlias<"srl $rd, $rt, $rs",
2839                      (SRLV GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
2840  def : MipsInstAlias<"sll $rd, $rt",
2841                      (SLLV GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
2842  def : MipsInstAlias<"sra $rd, $rt",
2843                      (SRAV GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
2844  def : MipsInstAlias<"srl $rd, $rt",
2845                      (SRLV GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
2846  def : MipsInstAlias<"seh $rd", (SEH GPR32Opnd:$rd, GPR32Opnd:$rd), 0>,
2847                     ISA_MIPS32R2;
2848  def : MipsInstAlias<"seb $rd", (SEB GPR32Opnd:$rd, GPR32Opnd:$rd), 0>,
2849                     ISA_MIPS32R2;
2850}
2851def : MipsInstAlias<"sdbbp", (SDBBP 0)>, ISA_MIPS32_NOT_32R6_64R6;
2852let AdditionalPredicates = [NotInMicroMips] in
2853  def : MipsInstAlias<"sync", (SYNC 0), 1>, ISA_MIPS2;
2854
2855def : MipsInstAlias<"mulo $rs, $rt",
2856                    (MULOMacro GPR32Opnd:$rs, GPR32Opnd:$rs, GPR32Opnd:$rt), 0>,
2857                    ISA_MIPS1_NOT_32R6_64R6;
2858def : MipsInstAlias<"mulou $rs, $rt",
2859                    (MULOUMacro GPR32Opnd:$rs, GPR32Opnd:$rs, GPR32Opnd:$rt), 0>,
2860                    ISA_MIPS1_NOT_32R6_64R6;
2861
2862let AdditionalPredicates = [NotInMicroMips] in
2863  def : MipsInstAlias<"hypcall", (HYPCALL 0), 1>, ISA_MIPS32R5, ASE_VIRT;
2864
2865//===----------------------------------------------------------------------===//
2866// Assembler Pseudo Instructions
2867//===----------------------------------------------------------------------===//
2868
2869// We use uimm32_coerced to accept a 33 bit signed number that is rendered into
2870// a 32 bit number.
2871class LoadImmediate32<string instr_asm, Operand Od, RegisterOperand RO> :
2872  MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
2873                     !strconcat(instr_asm, "\t$rt, $imm32")> ;
2874def LoadImm32 : LoadImmediate32<"li", uimm32_coerced, GPR32Opnd>;
2875
2876class LoadAddressFromReg32<string instr_asm, Operand MemOpnd,
2877                           RegisterOperand RO> :
2878  MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr),
2879                     !strconcat(instr_asm, "\t$rt, $addr")> ;
2880def LoadAddrReg32 : LoadAddressFromReg32<"la", mem, GPR32Opnd>;
2881
2882class LoadAddressFromImm32<string instr_asm, Operand Od, RegisterOperand RO> :
2883  MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
2884                     !strconcat(instr_asm, "\t$rt, $imm32")> ;
2885def LoadAddrImm32 : LoadAddressFromImm32<"la", i32imm, GPR32Opnd>;
2886
2887def JalTwoReg : MipsAsmPseudoInst<(outs GPR32Opnd:$rd), (ins GPR32Opnd:$rs),
2888                      "jal\t$rd, $rs"> ;
2889def JalOneReg : MipsAsmPseudoInst<(outs), (ins GPR32Opnd:$rs),
2890                      "jal\t$rs"> ;
2891
2892class NORIMM_DESC_BASE<RegisterOperand RO, DAGOperand Imm> :
2893   MipsAsmPseudoInst<(outs RO:$rs), (ins RO:$rt, Imm:$imm),
2894                      "nor\t$rs, $rt, $imm">;
2895def NORImm : NORIMM_DESC_BASE<GPR32Opnd, simm32_relaxed>, GPR_32;
2896def : MipsInstAlias<"nor\t$rs, $imm", (NORImm GPR32Opnd:$rs, GPR32Opnd:$rs,
2897                                              simm32_relaxed:$imm)>, GPR_32;
2898
2899let hasDelaySlot = 1, isCTI = 1 in {
2900def BneImm : MipsAsmPseudoInst<(outs GPR32Opnd:$rt),
2901                               (ins imm64:$imm64, brtarget:$offset),
2902                               "bne\t$rt, $imm64, $offset">;
2903def BeqImm : MipsAsmPseudoInst<(outs GPR32Opnd:$rt),
2904                               (ins imm64:$imm64, brtarget:$offset),
2905                               "beq\t$rt, $imm64, $offset">;
2906
2907class CondBranchPseudo<string instr_asm> :
2908  MipsAsmPseudoInst<(outs), (ins GPR32Opnd:$rs, GPR32Opnd:$rt,
2909                                 brtarget:$offset),
2910                    !strconcat(instr_asm, "\t$rs, $rt, $offset")>;
2911}
2912
2913def BLT : CondBranchPseudo<"blt">;
2914def BLE : CondBranchPseudo<"ble">;
2915def BGE : CondBranchPseudo<"bge">;
2916def BGT : CondBranchPseudo<"bgt">;
2917def BLTU : CondBranchPseudo<"bltu">;
2918def BLEU : CondBranchPseudo<"bleu">;
2919def BGEU : CondBranchPseudo<"bgeu">;
2920def BGTU : CondBranchPseudo<"bgtu">;
2921def BLTL : CondBranchPseudo<"bltl">, ISA_MIPS2_NOT_32R6_64R6;
2922def BLEL : CondBranchPseudo<"blel">, ISA_MIPS2_NOT_32R6_64R6;
2923def BGEL : CondBranchPseudo<"bgel">, ISA_MIPS2_NOT_32R6_64R6;
2924def BGTL : CondBranchPseudo<"bgtl">, ISA_MIPS2_NOT_32R6_64R6;
2925def BLTUL: CondBranchPseudo<"bltul">, ISA_MIPS2_NOT_32R6_64R6;
2926def BLEUL: CondBranchPseudo<"bleul">, ISA_MIPS2_NOT_32R6_64R6;
2927def BGEUL: CondBranchPseudo<"bgeul">, ISA_MIPS2_NOT_32R6_64R6;
2928def BGTUL: CondBranchPseudo<"bgtul">, ISA_MIPS2_NOT_32R6_64R6;
2929
2930let isCTI = 1 in
2931class CondBranchImmPseudo<string instr_asm> :
2932  MipsAsmPseudoInst<(outs), (ins GPR32Opnd:$rs, imm64:$imm, brtarget:$offset),
2933                    !strconcat(instr_asm, "\t$rs, $imm, $offset")>;
2934
2935def BEQLImmMacro : CondBranchImmPseudo<"beql">, ISA_MIPS2_NOT_32R6_64R6;
2936def BNELImmMacro : CondBranchImmPseudo<"bnel">, ISA_MIPS2_NOT_32R6_64R6;
2937
2938def BLTImmMacro  : CondBranchImmPseudo<"blt">;
2939def BLEImmMacro  : CondBranchImmPseudo<"ble">;
2940def BGEImmMacro  : CondBranchImmPseudo<"bge">;
2941def BGTImmMacro  : CondBranchImmPseudo<"bgt">;
2942def BLTUImmMacro : CondBranchImmPseudo<"bltu">;
2943def BLEUImmMacro : CondBranchImmPseudo<"bleu">;
2944def BGEUImmMacro : CondBranchImmPseudo<"bgeu">;
2945def BGTUImmMacro : CondBranchImmPseudo<"bgtu">;
2946def BLTLImmMacro : CondBranchImmPseudo<"bltl">, ISA_MIPS2_NOT_32R6_64R6;
2947def BLELImmMacro : CondBranchImmPseudo<"blel">, ISA_MIPS2_NOT_32R6_64R6;
2948def BGELImmMacro : CondBranchImmPseudo<"bgel">, ISA_MIPS2_NOT_32R6_64R6;
2949def BGTLImmMacro : CondBranchImmPseudo<"bgtl">, ISA_MIPS2_NOT_32R6_64R6;
2950def BLTULImmMacro : CondBranchImmPseudo<"bltul">, ISA_MIPS2_NOT_32R6_64R6;
2951def BLEULImmMacro : CondBranchImmPseudo<"bleul">, ISA_MIPS2_NOT_32R6_64R6;
2952def BGEULImmMacro : CondBranchImmPseudo<"bgeul">, ISA_MIPS2_NOT_32R6_64R6;
2953def BGTULImmMacro : CondBranchImmPseudo<"bgtul">, ISA_MIPS2_NOT_32R6_64R6;
2954
2955// FIXME: Predicates are removed because instructions are matched regardless of
2956// predicates, because PredicateControl was not in the hierarchy. This was
2957// done to emit more precise error message from expansion function.
2958// Once the tablegen-erated errors are made better, this needs to be fixed and
2959// predicates needs to be restored.
2960
2961def SDivMacro : MipsAsmPseudoInst<(outs GPR32NonZeroOpnd:$rd),
2962                                  (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
2963                                  "div\t$rd, $rs, $rt">,
2964                ISA_MIPS1_NOT_32R6_64R6;
2965def SDivIMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2966                                   (ins GPR32Opnd:$rs, simm32:$imm),
2967                                   "div\t$rd, $rs, $imm">,
2968                 ISA_MIPS1_NOT_32R6_64R6;
2969def UDivMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2970                                  (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
2971                                  "divu\t$rd, $rs, $rt">,
2972                ISA_MIPS1_NOT_32R6_64R6;
2973def UDivIMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
2974                                   (ins GPR32Opnd:$rs, simm32:$imm),
2975                                   "divu\t$rd, $rs, $imm">,
2976                 ISA_MIPS1_NOT_32R6_64R6;
2977
2978
2979def : MipsInstAlias<"div $rs, $rt", (SDIV GPR32ZeroOpnd:$rs,
2980                                          GPR32Opnd:$rt), 0>,
2981     ISA_MIPS1_NOT_32R6_64R6;
2982def : MipsInstAlias<"div $rs, $rt", (SDivMacro GPR32NonZeroOpnd:$rs,
2983                                               GPR32NonZeroOpnd:$rs,
2984                                               GPR32Opnd:$rt), 0>,
2985     ISA_MIPS1_NOT_32R6_64R6;
2986def : MipsInstAlias<"div $rd, $imm", (SDivIMacro GPR32Opnd:$rd, GPR32Opnd:$rd,
2987                                                 simm32:$imm), 0>,
2988      ISA_MIPS1_NOT_32R6_64R6;
2989
2990def : MipsInstAlias<"divu $rt, $rs", (UDIV GPR32ZeroOpnd:$rt,
2991                                           GPR32Opnd:$rs), 0>,
2992      ISA_MIPS1_NOT_32R6_64R6;
2993def : MipsInstAlias<"divu $rt, $rs", (UDivMacro GPR32NonZeroOpnd:$rt,
2994                                                GPR32NonZeroOpnd:$rt,
2995                                                GPR32Opnd:$rs), 0>,
2996      ISA_MIPS1_NOT_32R6_64R6;
2997
2998def : MipsInstAlias<"divu $rd, $imm", (UDivIMacro GPR32Opnd:$rd, GPR32Opnd:$rd,
2999                                                  simm32:$imm), 0>,
3000      ISA_MIPS1_NOT_32R6_64R6;
3001
3002def SRemMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
3003                                  (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
3004                                  "rem\t$rd, $rs, $rt">,
3005                ISA_MIPS1_NOT_32R6_64R6;
3006def SRemIMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
3007                                   (ins GPR32Opnd:$rs, simm32_relaxed:$imm),
3008                                   "rem\t$rd, $rs, $imm">,
3009                 ISA_MIPS1_NOT_32R6_64R6;
3010def URemMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
3011                                  (ins GPR32Opnd:$rs, GPR32Opnd:$rt),
3012                                  "remu\t$rd, $rs, $rt">,
3013                ISA_MIPS1_NOT_32R6_64R6;
3014def URemIMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rd),
3015                                   (ins GPR32Opnd:$rs, simm32_relaxed:$imm),
3016                                   "remu\t$rd, $rs, $imm">,
3017                 ISA_MIPS1_NOT_32R6_64R6;
3018
3019def : MipsInstAlias<"rem $rt, $rs", (SRemMacro GPR32Opnd:$rt, GPR32Opnd:$rt,
3020                                               GPR32Opnd:$rs), 0>,
3021      ISA_MIPS1_NOT_32R6_64R6;
3022def : MipsInstAlias<"rem $rd, $imm", (SRemIMacro GPR32Opnd:$rd, GPR32Opnd:$rd,
3023                                      simm32_relaxed:$imm), 0>,
3024      ISA_MIPS1_NOT_32R6_64R6;
3025def : MipsInstAlias<"remu $rt, $rs", (URemMacro GPR32Opnd:$rt, GPR32Opnd:$rt,
3026                                                GPR32Opnd:$rs), 0>,
3027      ISA_MIPS1_NOT_32R6_64R6;
3028def : MipsInstAlias<"remu $rd, $imm", (URemIMacro GPR32Opnd:$rd, GPR32Opnd:$rd,
3029                                       simm32_relaxed:$imm), 0>,
3030      ISA_MIPS1_NOT_32R6_64R6;
3031
3032def Ulh : MipsAsmPseudoInst<(outs GPR32Opnd:$rt), (ins mem:$addr),
3033                            "ulh\t$rt, $addr">; //, ISA_MIPS1_NOT_32R6_64R6;
3034
3035def Ulhu : MipsAsmPseudoInst<(outs GPR32Opnd:$rt), (ins mem:$addr),
3036                             "ulhu\t$rt, $addr">; //, ISA_MIPS1_NOT_32R6_64R6;
3037
3038def Ulw : MipsAsmPseudoInst<(outs GPR32Opnd:$rt), (ins mem:$addr),
3039                            "ulw\t$rt, $addr">; //, ISA_MIPS1_NOT_32R6_64R6;
3040
3041def Ush : MipsAsmPseudoInst<(outs GPR32Opnd:$rt), (ins mem:$addr),
3042                            "ush\t$rt, $addr">; //, ISA_MIPS1_NOT_32R6_64R6;
3043
3044def Usw : MipsAsmPseudoInst<(outs GPR32Opnd:$rt), (ins mem:$addr),
3045                            "usw\t$rt, $addr">; //, ISA_MIPS1_NOT_32R6_64R6;
3046
3047def LDMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rt),
3048                                (ins mem_simm16:$addr), "ld $rt, $addr">,
3049                                ISA_MIPS1_NOT_MIPS3;
3050def SDMacro : MipsAsmPseudoInst<(outs GPR32Opnd:$rt),
3051                                (ins mem_simm16:$addr), "sd $rt, $addr">,
3052                                ISA_MIPS1_NOT_MIPS3;
3053//===----------------------------------------------------------------------===//
3054//  Arbitrary patterns that map to one or more instructions
3055//===----------------------------------------------------------------------===//
3056
3057// Load/store pattern templates.
3058class LoadRegImmPat<Instruction LoadInst, ValueType ValTy, PatFrag Node> :
3059  MipsPat<(ValTy (Node addrRegImm:$a)), (LoadInst addrRegImm:$a)>;
3060
3061class StoreRegImmPat<Instruction StoreInst, ValueType ValTy> :
3062  MipsPat<(store ValTy:$v, addrRegImm:$a), (StoreInst ValTy:$v, addrRegImm:$a)>;
3063
3064// Materialize constants.
3065multiclass MaterializeImms<ValueType VT, Register ZEROReg,
3066                           Instruction ADDiuOp, Instruction LUiOp,
3067                           Instruction ORiOp> {
3068
3069// Constant synthesis previously relied on the ordering of the patterns below.
3070// By making the predicates they use non-overlapping, the patterns were
3071// reordered so that the effect of the newly introduced predicates can be
3072// observed.
3073
3074// Arbitrary immediates
3075def : MipsPat<(VT LUiORiPred:$imm),
3076              (ORiOp (LUiOp (HI16 imm:$imm)), (LO16 imm:$imm))>;
3077
3078// Bits 32-16 set, sign/zero extended.
3079def : MipsPat<(VT LUiPred:$imm), (LUiOp (HI16 imm:$imm))>;
3080
3081// Small immediates
3082def : MipsPat<(VT ORiPred:$imm), (ORiOp ZEROReg, imm:$imm)>;
3083def : MipsPat<(VT immSExt16:$imm), (ADDiuOp ZEROReg, imm:$imm)>;
3084}
3085
3086let AdditionalPredicates = [NotInMicroMips] in
3087  defm : MaterializeImms<i32, ZERO, ADDiu, LUi, ORi>, ISA_MIPS1;
3088
3089// Carry MipsPatterns
3090let AdditionalPredicates = [NotInMicroMips] in {
3091  def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs),
3092                (SUBu GPR32:$lhs, GPR32:$rhs)>, ISA_MIPS1;
3093}
3094def : MipsPat<(addc GPR32:$lhs, GPR32:$rhs),
3095              (ADDu GPR32:$lhs, GPR32:$rhs)>, ISA_MIPS1, ASE_NOT_DSP;
3096def : MipsPat<(addc  GPR32:$src, immSExt16:$imm),
3097              (ADDiu GPR32:$src, imm:$imm)>, ISA_MIPS1, ASE_NOT_DSP;
3098
3099// Support multiplication for pre-Mips32 targets that don't have
3100// the MUL instruction.
3101def : MipsPat<(mul GPR32:$lhs, GPR32:$rhs),
3102              (PseudoMFLO (PseudoMULT GPR32:$lhs, GPR32:$rhs))>,
3103      ISA_MIPS1_NOT_32R6_64R6;
3104
3105// SYNC
3106def : MipsPat<(MipsSync (i32 immz)),
3107              (SYNC 0)>, ISA_MIPS2;
3108
3109// Call
3110def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
3111              (JAL texternalsym:$dst)>, ISA_MIPS1;
3112//def : MipsPat<(MipsJmpLink GPR32:$dst),
3113//              (JALR GPR32:$dst)>;
3114
3115// Tail call
3116let AdditionalPredicates = [NotInMicroMips] in {
3117  def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
3118                (TAILCALL tglobaladdr:$dst)>, ISA_MIPS1;
3119  def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
3120                (TAILCALL texternalsym:$dst)>, ISA_MIPS1;
3121}
3122// hi/lo relocs
3123multiclass MipsHiLoRelocs<Instruction Lui, Instruction Addiu,
3124                          Register ZeroReg, RegisterOperand GPROpnd> {
3125  def : MipsPat<(MipsHi tglobaladdr:$in), (Lui tglobaladdr:$in)>;
3126  def : MipsPat<(MipsHi tblockaddress:$in), (Lui tblockaddress:$in)>;
3127  def : MipsPat<(MipsHi tjumptable:$in), (Lui tjumptable:$in)>;
3128  def : MipsPat<(MipsHi tconstpool:$in), (Lui tconstpool:$in)>;
3129  def : MipsPat<(MipsHi texternalsym:$in), (Lui texternalsym:$in)>;
3130
3131  def : MipsPat<(MipsLo tglobaladdr:$in),
3132                (Addiu ZeroReg, tglobaladdr:$in)>;
3133  def : MipsPat<(MipsLo tblockaddress:$in),
3134                (Addiu ZeroReg, tblockaddress:$in)>;
3135  def : MipsPat<(MipsLo tjumptable:$in),
3136                (Addiu ZeroReg, tjumptable:$in)>;
3137  def : MipsPat<(MipsLo tconstpool:$in),
3138                (Addiu ZeroReg, tconstpool:$in)>;
3139  def : MipsPat<(MipsLo tglobaltlsaddr:$in),
3140                (Addiu ZeroReg, tglobaltlsaddr:$in)>;
3141  def : MipsPat<(MipsLo texternalsym:$in),
3142                (Addiu ZeroReg, texternalsym:$in)>;
3143
3144  def : MipsPat<(add GPROpnd:$hi, (MipsLo tglobaladdr:$lo)),
3145                (Addiu GPROpnd:$hi, tglobaladdr:$lo)>;
3146  def : MipsPat<(add GPROpnd:$hi, (MipsLo tblockaddress:$lo)),
3147                (Addiu GPROpnd:$hi, tblockaddress:$lo)>;
3148  def : MipsPat<(add GPROpnd:$hi, (MipsLo tjumptable:$lo)),
3149                (Addiu GPROpnd:$hi, tjumptable:$lo)>;
3150  def : MipsPat<(add GPROpnd:$hi, (MipsLo tconstpool:$lo)),
3151                (Addiu GPROpnd:$hi, tconstpool:$lo)>;
3152  def : MipsPat<(add GPROpnd:$hi, (MipsLo tglobaltlsaddr:$lo)),
3153                (Addiu GPROpnd:$hi, tglobaltlsaddr:$lo)>;
3154  def : MipsPat<(add GPROpnd:$hi, (MipsLo texternalsym:$lo)),
3155                (Addiu GPROpnd:$hi, texternalsym:$lo)>;
3156}
3157
3158// wrapper_pic
3159class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
3160      MipsPat<(MipsWrapper RC:$gp, node:$in), (ADDiuOp RC:$gp, node:$in)>;
3161
3162let AdditionalPredicates = [NotInMicroMips] in {
3163  defm : MipsHiLoRelocs<LUi, ADDiu, ZERO, GPR32Opnd>, ISA_MIPS1;
3164
3165  def : MipsPat<(MipsGotHi tglobaladdr:$in), (LUi tglobaladdr:$in)>, ISA_MIPS1;
3166  def : MipsPat<(MipsGotHi texternalsym:$in), (LUi texternalsym:$in)>,
3167        ISA_MIPS1;
3168
3169  def : MipsPat<(MipsTlsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>,
3170        ISA_MIPS1;
3171
3172  // gp_rel relocs
3173  def : MipsPat<(add GPR32:$gp, (MipsGPRel tglobaladdr:$in)),
3174                (ADDiu GPR32:$gp, tglobaladdr:$in)>, ISA_MIPS1, ABI_NOT_N64;
3175  def : MipsPat<(add GPR32:$gp, (MipsGPRel tconstpool:$in)),
3176                (ADDiu GPR32:$gp, tconstpool:$in)>, ISA_MIPS1, ABI_NOT_N64;
3177
3178  def : WrapperPat<tglobaladdr, ADDiu, GPR32>, ISA_MIPS1;
3179  def : WrapperPat<tconstpool, ADDiu, GPR32>, ISA_MIPS1;
3180  def : WrapperPat<texternalsym, ADDiu, GPR32>, ISA_MIPS1;
3181  def : WrapperPat<tblockaddress, ADDiu, GPR32>, ISA_MIPS1;
3182  def : WrapperPat<tjumptable, ADDiu, GPR32>, ISA_MIPS1;
3183  def : WrapperPat<tglobaltlsaddr, ADDiu, GPR32>, ISA_MIPS1;
3184
3185  // Mips does not have "not", so we expand our way
3186  def : MipsPat<(not GPR32:$in),
3187                (NOR GPR32Opnd:$in, ZERO)>, ISA_MIPS1;
3188}
3189
3190// extended loads
3191let AdditionalPredicates = [NotInMicroMips] in {
3192  def : MipsPat<(i32 (extloadi1  addr:$src)), (LBu addr:$src)>, ISA_MIPS1;
3193  def : MipsPat<(i32 (extloadi8  addr:$src)), (LBu addr:$src)>, ISA_MIPS1;
3194  def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>, ISA_MIPS1;
3195
3196  // peepholes
3197  def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>, ISA_MIPS1;
3198}
3199
3200// brcond patterns
3201multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BEQOp1,
3202                      Instruction BNEOp, Instruction SLTOp, Instruction SLTuOp,
3203                      Instruction SLTiOp, Instruction SLTiuOp,
3204                      Register ZEROReg> {
3205def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
3206              (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
3207def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
3208              (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
3209
3210def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
3211              (BEQOp1 (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
3212def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
3213              (BEQOp1 (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
3214def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
3215              (BEQOp1 (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
3216def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
3217              (BEQOp1 (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
3218def : MipsPat<(brcond (i32 (setgt RC:$lhs, immSExt16Plus1:$rhs)), bb:$dst),
3219              (BEQOp1 (SLTiOp RC:$lhs, (Plus1 imm:$rhs)), ZERO, bb:$dst)>;
3220def : MipsPat<(brcond (i32 (setugt RC:$lhs, immSExt16Plus1:$rhs)), bb:$dst),
3221              (BEQOp1 (SLTiuOp RC:$lhs, (Plus1 imm:$rhs)), ZERO, bb:$dst)>;
3222
3223def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
3224              (BEQOp1 (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
3225def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
3226              (BEQOp1 (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
3227
3228def : MipsPat<(brcond RC:$cond, bb:$dst),
3229              (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
3230}
3231let AdditionalPredicates = [NotInMicroMips] in {
3232  defm : BrcondPats<GPR32, BEQ, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>,
3233         ISA_MIPS1;
3234  def : MipsPat<(brcond (i32 (setlt i32:$lhs, 1)), bb:$dst),
3235                (BLEZ i32:$lhs, bb:$dst)>, ISA_MIPS1;
3236  def : MipsPat<(brcond (i32 (setgt i32:$lhs, -1)), bb:$dst),
3237                (BGEZ i32:$lhs, bb:$dst)>, ISA_MIPS1;
3238}
3239
3240// setcc patterns
3241multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
3242                     Instruction SLTuOp, Register ZEROReg> {
3243  def : MipsPat<(seteq RC:$lhs, 0),
3244                (SLTiuOp RC:$lhs, 1)>;
3245  def : MipsPat<(setne RC:$lhs, 0),
3246                (SLTuOp ZEROReg, RC:$lhs)>;
3247  def : MipsPat<(seteq RC:$lhs, RC:$rhs),
3248                (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
3249  def : MipsPat<(setne RC:$lhs, RC:$rhs),
3250                (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
3251}
3252
3253multiclass SetlePats<RegisterClass RC, Instruction XORiOp, Instruction SLTOp,
3254                     Instruction SLTuOp> {
3255  def : MipsPat<(setle RC:$lhs, RC:$rhs),
3256                (XORiOp (SLTOp RC:$rhs, RC:$lhs), 1)>;
3257  def : MipsPat<(setule RC:$lhs, RC:$rhs),
3258                (XORiOp (SLTuOp RC:$rhs, RC:$lhs), 1)>;
3259}
3260
3261multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
3262  def : MipsPat<(setgt RC:$lhs, RC:$rhs),
3263                (SLTOp RC:$rhs, RC:$lhs)>;
3264  def : MipsPat<(setugt RC:$lhs, RC:$rhs),
3265                (SLTuOp RC:$rhs, RC:$lhs)>;
3266}
3267
3268multiclass SetgePats<RegisterClass RC, Instruction XORiOp, Instruction SLTOp,
3269                     Instruction SLTuOp> {
3270  def : MipsPat<(setge RC:$lhs, RC:$rhs),
3271                (XORiOp (SLTOp RC:$lhs, RC:$rhs), 1)>;
3272  def : MipsPat<(setuge RC:$lhs, RC:$rhs),
3273                (XORiOp (SLTuOp RC:$lhs, RC:$rhs), 1)>;
3274}
3275
3276multiclass SetgeImmPats<RegisterClass RC, Instruction XORiOp,
3277                        Instruction SLTiOp, Instruction SLTiuOp> {
3278  def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
3279                (XORiOp (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
3280  def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
3281                (XORiOp (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
3282}
3283
3284let AdditionalPredicates = [NotInMicroMips] in {
3285  defm : SeteqPats<GPR32, SLTiu, XOR, SLTu, ZERO>, ISA_MIPS1;
3286  defm : SetlePats<GPR32, XORi, SLT, SLTu>, ISA_MIPS1;
3287  defm : SetgtPats<GPR32, SLT, SLTu>, ISA_MIPS1;
3288  defm : SetgePats<GPR32, XORi, SLT, SLTu>, ISA_MIPS1;
3289  defm : SetgeImmPats<GPR32, XORi, SLTi, SLTiu>, ISA_MIPS1;
3290
3291  // bswap pattern
3292  def : MipsPat<(bswap GPR32:$rt), (ROTR (WSBH GPR32:$rt), 16)>, ISA_MIPS32R2;
3293}
3294
3295// Load halfword/word patterns.
3296let AdditionalPredicates = [NotInMicroMips] in {
3297  let AddedComplexity = 40 in {
3298    def : LoadRegImmPat<LBu, i32, zextloadi8>, ISA_MIPS1;
3299    def : LoadRegImmPat<LHu, i32, zextloadi16>, ISA_MIPS1;
3300    def : LoadRegImmPat<LB, i32, sextloadi8>, ISA_MIPS1;
3301    def : LoadRegImmPat<LH, i32, sextloadi16>, ISA_MIPS1;
3302    def : LoadRegImmPat<LW, i32, load>, ISA_MIPS1;
3303  }
3304
3305  // Atomic load patterns.
3306  def : MipsPat<(atomic_load_8 addr:$a), (LB addr:$a)>, ISA_MIPS1;
3307  def : MipsPat<(atomic_load_16 addr:$a), (LH addr:$a)>, ISA_MIPS1;
3308  def : MipsPat<(atomic_load_32 addr:$a), (LW addr:$a)>, ISA_MIPS1;
3309
3310  // Atomic store patterns.
3311  def : MipsPat<(atomic_store_8 addr:$a, GPR32:$v), (SB GPR32:$v, addr:$a)>,
3312        ISA_MIPS1;
3313  def : MipsPat<(atomic_store_16 addr:$a, GPR32:$v), (SH GPR32:$v, addr:$a)>,
3314        ISA_MIPS1;
3315  def : MipsPat<(atomic_store_32 addr:$a, GPR32:$v), (SW GPR32:$v, addr:$a)>,
3316        ISA_MIPS1;
3317}
3318
3319//===----------------------------------------------------------------------===//
3320// Floating Point Support
3321//===----------------------------------------------------------------------===//
3322
3323include "MipsInstrFPU.td"
3324include "Mips64InstrInfo.td"
3325include "MipsCondMov.td"
3326
3327include "Mips32r6InstrInfo.td"
3328include "Mips64r6InstrInfo.td"
3329
3330//
3331// Mips16
3332
3333include "Mips16InstrFormats.td"
3334include "Mips16InstrInfo.td"
3335
3336// DSP
3337include "MipsDSPInstrFormats.td"
3338include "MipsDSPInstrInfo.td"
3339
3340// MSA
3341include "MipsMSAInstrFormats.td"
3342include "MipsMSAInstrInfo.td"
3343
3344// EVA
3345include "MipsEVAInstrFormats.td"
3346include "MipsEVAInstrInfo.td"
3347
3348// MT
3349include "MipsMTInstrFormats.td"
3350include "MipsMTInstrInfo.td"
3351
3352// Micromips
3353include "MicroMipsInstrFormats.td"
3354include "MicroMipsInstrInfo.td"
3355include "MicroMipsInstrFPU.td"
3356
3357// Micromips r6
3358include "MicroMips32r6InstrFormats.td"
3359include "MicroMips32r6InstrInfo.td"
3360
3361// Micromips DSP
3362include "MicroMipsDSPInstrFormats.td"
3363include "MicroMipsDSPInstrInfo.td"
3364