1/*- 2 * SPDX-License-Identifier: BSD-3-Clause 3 * 4 * Copyright (c) 1990 The Regents of the University of California. 5 * All rights reserved. 6 * 7 * This code is derived from software contributed to Berkeley by 8 * William Jolitz. 9 * 10 * Redistribution and use in source and binary forms, with or without 11 * modification, are permitted provided that the following conditions 12 * are met: 13 * 1. Redistributions of source code must retain the above copyright 14 * notice, this list of conditions and the following disclaimer. 15 * 2. Redistributions in binary form must reproduce the above copyright 16 * notice, this list of conditions and the following disclaimer in the 17 * documentation and/or other materials provided with the distribution. 18 * 3. Neither the name of the University nor the names of its contributors 19 * may be used to endorse or promote products derived from this software 20 * without specific prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 28 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 30 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 31 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 32 * SUCH DAMAGE. 33 */ 34 35#ifndef _I386_ISA_RTC_H_ 36#define _I386_ISA_RTC_H_ 1 37 38/* 39 * MC146818 RTC Register locations 40 */ 41 42#define RTC_SEC 0x00 /* seconds */ 43#define RTC_SECALRM 0x01 /* seconds alarm */ 44#define RTC_MIN 0x02 /* minutes */ 45#define RTC_MINALRM 0x03 /* minutes alarm */ 46#define RTC_HRS 0x04 /* hours */ 47#define RTC_HRSALRM 0x05 /* hours alarm */ 48#define RTC_WDAY 0x06 /* week day */ 49#define RTC_DAY 0x07 /* day of month */ 50#define RTC_MONTH 0x08 /* month of year */ 51#define RTC_YEAR 0x09 /* month of year */ 52 53#define RTC_STATUSA 0x0a /* status register A */ 54#define RTCSA_TUP 0x80 /* time update, don't look now */ 55#define RTCSA_RESET 0x70 /* reset divider */ 56#define RTCSA_DIVIDER 0x20 /* divider correct for 32768 Hz */ 57#define RTCSA_8192 0x03 /* 8192 Hz interrupt */ 58#define RTCSA_4096 0x04 59#define RTCSA_2048 0x05 60#define RTCSA_1024 0x06 /* default for profiling */ 61#define RTCSA_PROF RTCSA_1024 62#define RTC_PROFRATE 1024 63#define RTCSA_512 0x07 64#define RTCSA_256 0x08 65#define RTCSA_128 0x09 66#define RTCSA_NOPROF RTCSA_128 67#define RTC_NOPROFRATE 128 68#define RTCSA_64 0x0a 69#define RTCSA_32 0x0b /* 32 Hz interrupt */ 70 71#define RTC_STATUSB 0x0b /* status register B */ 72#define RTCSB_DST 0x01 /* USA Daylight Savings Time enable */ 73#define RTCSB_24HR 0x02 /* 0 = 12 hours, 1 = 24 hours */ 74#define RTCSB_BCD 0x04 /* 0 = BCD, 1 = Binary coded time */ 75#define RTCSB_SQWE 0x08 /* 1 = output sqare wave at SQW pin */ 76#define RTCSB_UINTR 0x10 /* 1 = enable update-ended interrupt */ 77#define RTCSB_AINTR 0x20 /* 1 = enable alarm interrupt */ 78#define RTCSB_PINTR 0x40 /* 1 = enable periodic clock interrupt */ 79#define RTCSB_HALT 0x80 /* stop clock updates */ 80 81#define RTC_INTR 0x0c /* status register C (R) interrupt source */ 82#define RTCIR_UPDATE 0x10 /* update intr */ 83#define RTCIR_ALARM 0x20 /* alarm intr */ 84#define RTCIR_PERIOD 0x40 /* periodic intr */ 85#define RTCIR_INT 0x80 /* interrupt output signal */ 86 87#define RTC_STATUSD 0x0d /* status register D (R) Lost Power */ 88#define RTCSD_PWR 0x80 /* clock power OK */ 89 90#define RTC_DIAG 0x0e /* status register E - bios diagnostic */ 91#define RTCDG_BITS "\020\010clock_battery\007ROM_cksum\006config_unit\005memory_size\004fixed_disk\003invalid_time" 92 93#define RTC_RESET 0x0f /* status register F - reset code byte */ 94#define RTCRS_RST 0x00 /* normal reset */ 95#define RTCRS_LOAD 0x04 /* load system */ 96 97#define RTC_FDISKETTE 0x10 /* diskette drive type in upper/lower nibble */ 98#define RTCFDT_NONE 0 /* none present */ 99#define RTCFDT_360K 0x10 /* 360K */ 100#define RTCFDT_12M 0x20 /* 1.2M */ 101#define RTCFDT_720K 0x30 /* 720K */ 102#define RTCFDT_144M 0x40 /* 1.44M */ 103#define RTCFDT_288M_1 0x50 /* 2.88M, some BIOSes */ 104#define RTCFDT_288M 0x60 /* 2.88M */ 105 106#define RTC_BASELO 0x15 /* low byte of basemem size */ 107#define RTC_BASEHI 0x16 /* high byte of basemem size */ 108#define RTC_EXTLO 0x17 /* low byte of extended mem size */ 109#define RTC_EXTHI 0x18 /* low byte of extended mem size */ 110 111#define RTC_CENTURY 0x32 /* current century */ 112 113#ifdef _KERNEL 114extern struct mtx atrtc_time_lock; 115extern int atrtcclock_disable; 116int rtcin(int reg); 117void atrtc_restore(void); 118void writertc(int reg, u_char val); 119#endif 120 121#endif /* _I386_ISA_RTC_H_ */ 122