1181641Skmacy/*- 2181641Skmacy * Copyright (c) 1991 Regents of the University of California. 3181641Skmacy * All rights reserved. 4181641Skmacy * Copyright (c) 1994 John S. Dyson 5181641Skmacy * All rights reserved. 6181641Skmacy * Copyright (c) 1994 David Greenman 7181641Skmacy * All rights reserved. 8181641Skmacy * Copyright (c) 2005 Alan L. Cox <alc@cs.rice.edu> 9181641Skmacy * All rights reserved. 10181641Skmacy * 11181641Skmacy * This code is derived from software contributed to Berkeley by 12181641Skmacy * the Systems Programming Group of the University of Utah Computer 13181641Skmacy * Science Department and William Jolitz of UUNET Technologies Inc. 14181641Skmacy * 15181641Skmacy * Redistribution and use in source and binary forms, with or without 16181641Skmacy * modification, are permitted provided that the following conditions 17181641Skmacy * are met: 18181641Skmacy * 1. Redistributions of source code must retain the above copyright 19181641Skmacy * notice, this list of conditions and the following disclaimer. 20181641Skmacy * 2. Redistributions in binary form must reproduce the above copyright 21181641Skmacy * notice, this list of conditions and the following disclaimer in the 22181641Skmacy * documentation and/or other materials provided with the distribution. 23181641Skmacy * 3. All advertising materials mentioning features or use of this software 24181641Skmacy * must display the following acknowledgement: 25181641Skmacy * This product includes software developed by the University of 26181641Skmacy * California, Berkeley and its contributors. 27181641Skmacy * 4. Neither the name of the University nor the names of its contributors 28181641Skmacy * may be used to endorse or promote products derived from this software 29181641Skmacy * without specific prior written permission. 30181641Skmacy * 31181641Skmacy * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 32181641Skmacy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 33181641Skmacy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 34181641Skmacy * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 35181641Skmacy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 36181641Skmacy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 37181641Skmacy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 38181641Skmacy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 39181641Skmacy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 40181641Skmacy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 41181641Skmacy * SUCH DAMAGE. 42181641Skmacy * 43181641Skmacy * from: @(#)pmap.c 7.7 (Berkeley) 5/12/91 44181641Skmacy */ 45181641Skmacy/*- 46181641Skmacy * Copyright (c) 2003 Networks Associates Technology, Inc. 47181641Skmacy * All rights reserved. 48181641Skmacy * 49181641Skmacy * This software was developed for the FreeBSD Project by Jake Burkholder, 50181641Skmacy * Safeport Network Services, and Network Associates Laboratories, the 51181641Skmacy * Security Research Division of Network Associates, Inc. under 52181641Skmacy * DARPA/SPAWAR contract N66001-01-C-8035 ("CBOSS"), as part of the DARPA 53181641Skmacy * CHATS research program. 54181641Skmacy * 55181641Skmacy * Redistribution and use in source and binary forms, with or without 56181641Skmacy * modification, are permitted provided that the following conditions 57181641Skmacy * are met: 58181641Skmacy * 1. Redistributions of source code must retain the above copyright 59181641Skmacy * notice, this list of conditions and the following disclaimer. 60181641Skmacy * 2. Redistributions in binary form must reproduce the above copyright 61181641Skmacy * notice, this list of conditions and the following disclaimer in the 62181641Skmacy * documentation and/or other materials provided with the distribution. 63181641Skmacy * 64181641Skmacy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 65181641Skmacy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 66181641Skmacy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 67181641Skmacy * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 68181641Skmacy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 69181641Skmacy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 70181641Skmacy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 71181641Skmacy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 72181641Skmacy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 73181641Skmacy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 74181641Skmacy * SUCH DAMAGE. 75181641Skmacy */ 76181641Skmacy 77181641Skmacy#include <sys/cdefs.h> 78181641Skmacy__FBSDID("$FreeBSD$"); 79181641Skmacy 80181641Skmacy/* 81181641Skmacy * Manages physical address maps. 82181641Skmacy * 83181641Skmacy * Since the information managed by this module is 84181641Skmacy * also stored by the logical address mapping module, 85181641Skmacy * this module may throw away valid virtual-to-physical 86181641Skmacy * mappings at almost any time. However, invalidations 87181641Skmacy * of virtual-to-physical mappings must be done as 88181641Skmacy * requested. 89181641Skmacy * 90181641Skmacy * In order to cope with hardware architectures which 91181641Skmacy * make virtual-to-physical map invalidates expensive, 92181641Skmacy * this module may delay invalidate or reduced protection 93181641Skmacy * operations until such time as they are actually 94181641Skmacy * necessary. This module is given full information as 95181641Skmacy * to which processors are currently using which maps, 96181641Skmacy * and to when physical maps must be made correct. 97181641Skmacy */ 98181641Skmacy 99181641Skmacy#include "opt_cpu.h" 100181641Skmacy#include "opt_pmap.h" 101181641Skmacy#include "opt_smp.h" 102181641Skmacy#include "opt_xbox.h" 103181641Skmacy 104181641Skmacy#include <sys/param.h> 105181641Skmacy#include <sys/systm.h> 106181641Skmacy#include <sys/kernel.h> 107181641Skmacy#include <sys/ktr.h> 108181641Skmacy#include <sys/lock.h> 109181641Skmacy#include <sys/malloc.h> 110181641Skmacy#include <sys/mman.h> 111181641Skmacy#include <sys/msgbuf.h> 112181641Skmacy#include <sys/mutex.h> 113181641Skmacy#include <sys/proc.h> 114241498Salc#include <sys/rwlock.h> 115195949Skib#include <sys/sf_buf.h> 116181641Skmacy#include <sys/sx.h> 117181641Skmacy#include <sys/vmmeter.h> 118181641Skmacy#include <sys/sched.h> 119181641Skmacy#include <sys/sysctl.h> 120181641Skmacy#ifdef SMP 121181641Skmacy#include <sys/smp.h> 122228923Salc#else 123228923Salc#include <sys/cpuset.h> 124181641Skmacy#endif 125181641Skmacy 126181641Skmacy#include <vm/vm.h> 127181641Skmacy#include <vm/vm_param.h> 128181641Skmacy#include <vm/vm_kern.h> 129181641Skmacy#include <vm/vm_page.h> 130181641Skmacy#include <vm/vm_map.h> 131181641Skmacy#include <vm/vm_object.h> 132181641Skmacy#include <vm/vm_extern.h> 133181641Skmacy#include <vm/vm_pageout.h> 134181641Skmacy#include <vm/vm_pager.h> 135181641Skmacy#include <vm/uma.h> 136181641Skmacy 137181641Skmacy#include <machine/cpu.h> 138181641Skmacy#include <machine/cputypes.h> 139181641Skmacy#include <machine/md_var.h> 140181641Skmacy#include <machine/pcb.h> 141181641Skmacy#include <machine/specialreg.h> 142181641Skmacy#ifdef SMP 143181641Skmacy#include <machine/smp.h> 144181641Skmacy#endif 145181641Skmacy 146181641Skmacy#ifdef XBOX 147181641Skmacy#include <machine/xbox.h> 148181641Skmacy#endif 149181641Skmacy 150181641Skmacy#include <xen/interface/xen.h> 151186557Skmacy#include <xen/hypervisor.h> 152181641Skmacy#include <machine/xen/hypercall.h> 153181641Skmacy#include <machine/xen/xenvar.h> 154181641Skmacy#include <machine/xen/xenfunc.h> 155181641Skmacy 156181641Skmacy#if !defined(CPU_DISABLE_SSE) && defined(I686_CPU) 157181641Skmacy#define CPU_ENABLE_SSE 158181641Skmacy#endif 159181641Skmacy 160181641Skmacy#ifndef PMAP_SHPGPERPROC 161181641Skmacy#define PMAP_SHPGPERPROC 200 162181641Skmacy#endif 163181641Skmacy 164208651Salc#define DIAGNOSTIC 165181641Skmacy 166208651Salc#if !defined(DIAGNOSTIC) 167204041Sed#ifdef __GNUC_GNU_INLINE__ 168208651Salc#define PMAP_INLINE __attribute__((__gnu_inline__)) inline 169204041Sed#else 170202628Sed#define PMAP_INLINE extern inline 171204041Sed#endif 172181641Skmacy#else 173181641Skmacy#define PMAP_INLINE 174181641Skmacy#endif 175181641Skmacy 176181641Skmacy#ifdef PV_STATS 177181641Skmacy#define PV_STAT(x) do { x ; } while (0) 178181641Skmacy#else 179181641Skmacy#define PV_STAT(x) do { } while (0) 180181641Skmacy#endif 181181641Skmacy 182181641Skmacy/* 183181641Skmacy * Get PDEs and PTEs for user/kernel address space 184181641Skmacy */ 185181641Skmacy#define pmap_pde(m, v) (&((m)->pm_pdir[(vm_offset_t)(v) >> PDRSHIFT])) 186181641Skmacy#define pdir_pde(m, v) (m[(vm_offset_t)(v) >> PDRSHIFT]) 187181641Skmacy 188181641Skmacy#define pmap_pde_v(pte) ((*(int *)pte & PG_V) != 0) 189181641Skmacy#define pmap_pte_w(pte) ((*(int *)pte & PG_W) != 0) 190181641Skmacy#define pmap_pte_m(pte) ((*(int *)pte & PG_M) != 0) 191181641Skmacy#define pmap_pte_u(pte) ((*(int *)pte & PG_A) != 0) 192181641Skmacy#define pmap_pte_v(pte) ((*(int *)pte & PG_V) != 0) 193181641Skmacy 194181641Skmacy#define pmap_pte_set_prot(pte, v) ((*(int *)pte &= ~PG_PROT), (*(int *)pte |= (v))) 195181641Skmacy 196216960Scperciva#define HAMFISTED_LOCKING 197216960Scperciva#ifdef HAMFISTED_LOCKING 198216960Scpercivastatic struct mtx createdelete_lock; 199216960Scperciva#endif 200216960Scperciva 201181641Skmacystruct pmap kernel_pmap_store; 202181641SkmacyLIST_HEAD(pmaplist, pmap); 203181641Skmacystatic struct pmaplist allpmaps; 204181641Skmacystatic struct mtx allpmaps_lock; 205181641Skmacy 206181641Skmacyvm_offset_t virtual_avail; /* VA of first avail page (after kernel bss) */ 207181641Skmacyvm_offset_t virtual_end; /* VA of last avail page (end of kernel AS) */ 208181641Skmacyint pgeflag = 0; /* PG_G or-in */ 209181641Skmacyint pseflag = 0; /* PG_PS or-in */ 210181641Skmacy 211182902Skmacyint nkpt; 212181641Skmacyvm_offset_t kernel_vm_end; 213181641Skmacyextern u_int32_t KERNend; 214181641Skmacy 215181641Skmacy#ifdef PAE 216181641Skmacypt_entry_t pg_nx; 217181641Skmacy#endif 218181641Skmacy 219228923Salcstatic SYSCTL_NODE(_vm, OID_AUTO, pmap, CTLFLAG_RD, 0, "VM/pmap parameters"); 220228923Salc 221196726Sadrianstatic int pat_works; /* Is page attribute table sane? */ 222196726Sadrian 223181641Skmacy/* 224241498Salc * This lock is defined as static in other pmap implementations. It cannot, 225241498Salc * however, be defined as static here, because it is (ab)used to serialize 226241498Salc * queued page table changes in other sources files. 227241498Salc */ 228241498Salcstruct rwlock pvh_global_lock; 229241498Salc 230241498Salc/* 231181641Skmacy * Data for the pv entry allocation mechanism 232181641Skmacy */ 233236240Salcstatic TAILQ_HEAD(pch, pv_chunk) pv_chunks = TAILQ_HEAD_INITIALIZER(pv_chunks); 234181641Skmacystatic int pv_entry_count = 0, pv_entry_max = 0, pv_entry_high_water = 0; 235181641Skmacystatic int shpgperproc = PMAP_SHPGPERPROC; 236181641Skmacy 237181641Skmacystruct pv_chunk *pv_chunkbase; /* KVA block for pv_chunks */ 238181641Skmacyint pv_maxchunks; /* How many chunks we have KVA for */ 239181641Skmacyvm_offset_t pv_vafree; /* freelist stored in the PTE */ 240181641Skmacy 241181641Skmacy/* 242181641Skmacy * All those kernel PT submaps that BSD is so fond of 243181641Skmacy */ 244181641Skmacystruct sysmaps { 245181641Skmacy struct mtx lock; 246181641Skmacy pt_entry_t *CMAP1; 247181641Skmacy pt_entry_t *CMAP2; 248181641Skmacy caddr_t CADDR1; 249181641Skmacy caddr_t CADDR2; 250181641Skmacy}; 251181641Skmacystatic struct sysmaps sysmaps_pcpu[MAXCPU]; 252267964Sjhbpt_entry_t *CMAP3; 253204160Skmacycaddr_t ptvmmap = 0; 254267964Sjhbcaddr_t CADDR3; 255181641Skmacystruct msgbuf *msgbufp = 0; 256181641Skmacy 257181641Skmacy/* 258181641Skmacy * Crashdump maps. 259181641Skmacy */ 260181641Skmacystatic caddr_t crashdumpmap; 261181641Skmacy 262181641Skmacystatic pt_entry_t *PMAP1 = 0, *PMAP2; 263181641Skmacystatic pt_entry_t *PADDR1 = 0, *PADDR2; 264181641Skmacy#ifdef SMP 265181641Skmacystatic int PMAP1cpu; 266181641Skmacystatic int PMAP1changedcpu; 267181641SkmacySYSCTL_INT(_debug, OID_AUTO, PMAP1changedcpu, CTLFLAG_RD, 268181641Skmacy &PMAP1changedcpu, 0, 269181641Skmacy "Number of times pmap_pte_quick changed CPU with same PMAP1"); 270181641Skmacy#endif 271181641Skmacystatic int PMAP1changed; 272181641SkmacySYSCTL_INT(_debug, OID_AUTO, PMAP1changed, CTLFLAG_RD, 273181641Skmacy &PMAP1changed, 0, 274181641Skmacy "Number of times pmap_pte_quick changed PMAP1"); 275181641Skmacystatic int PMAP1unchanged; 276181641SkmacySYSCTL_INT(_debug, OID_AUTO, PMAP1unchanged, CTLFLAG_RD, 277181641Skmacy &PMAP1unchanged, 0, 278181641Skmacy "Number of times pmap_pte_quick didn't change PMAP1"); 279181641Skmacystatic struct mtx PMAP2mutex; 280181641Skmacy 281236378Salcstatic void free_pv_chunk(struct pv_chunk *pc); 282181641Skmacystatic void free_pv_entry(pmap_t pmap, pv_entry_t pv); 283236291Salcstatic pv_entry_t get_pv_entry(pmap_t pmap, boolean_t try); 284208651Salcstatic void pmap_pvh_free(struct md_page *pvh, pmap_t pmap, vm_offset_t va); 285208651Salcstatic pv_entry_t pmap_pvh_remove(struct md_page *pvh, pmap_t pmap, 286208651Salc vm_offset_t va); 287181641Skmacy 288181641Skmacystatic vm_page_t pmap_enter_quick_locked(multicall_entry_t **mcl, int *count, pmap_t pmap, vm_offset_t va, 289181641Skmacy vm_page_t m, vm_prot_t prot, vm_page_t mpte); 290228923Salcstatic void pmap_flush_page(vm_page_t m); 291228923Salcstatic void pmap_kenter_attr(vm_offset_t va, vm_paddr_t pa, int mode); 292181641Skmacystatic int pmap_remove_pte(pmap_t pmap, pt_entry_t *ptq, vm_offset_t sva, 293181641Skmacy vm_page_t *free); 294181641Skmacystatic void pmap_remove_page(struct pmap *pmap, vm_offset_t va, 295181641Skmacy vm_page_t *free); 296181641Skmacystatic void pmap_remove_entry(struct pmap *pmap, vm_page_t m, 297181641Skmacy vm_offset_t va); 298181641Skmacystatic boolean_t pmap_try_insert_pv_entry(pmap_t pmap, vm_offset_t va, 299181641Skmacy vm_page_t m); 300181641Skmacy 301270439Skibstatic vm_page_t pmap_allocpte(pmap_t pmap, vm_offset_t va, u_int flags); 302181641Skmacy 303270439Skibstatic vm_page_t _pmap_allocpte(pmap_t pmap, u_int ptepindex, u_int flags); 304240126Salcstatic void _pmap_unwire_ptp(pmap_t pmap, vm_page_t m, vm_page_t *free); 305181641Skmacystatic pt_entry_t *pmap_pte_quick(pmap_t pmap, vm_offset_t va); 306181641Skmacystatic void pmap_pte_release(pt_entry_t *pte); 307181641Skmacystatic int pmap_unuse_pt(pmap_t, vm_offset_t, vm_page_t *); 308181641Skmacystatic boolean_t pmap_is_prefaultable_locked(pmap_t pmap, vm_offset_t addr); 309181641Skmacy 310196725Sadrianstatic __inline void pagezero(void *page); 311181747Skmacy 312181641SkmacyCTASSERT(1 << PDESHIFT == sizeof(pd_entry_t)); 313181641SkmacyCTASSERT(1 << PTESHIFT == sizeof(pt_entry_t)); 314181641Skmacy 315181641Skmacy/* 316181641Skmacy * If you get an error here, then you set KVA_PAGES wrong! See the 317181641Skmacy * description of KVA_PAGES in sys/i386/include/pmap.h. It must be 318181641Skmacy * multiple of 4 for a normal kernel, or a multiple of 8 for a PAE. 319181641Skmacy */ 320181641SkmacyCTASSERT(KERNBASE % (1 << 24) == 0); 321181641Skmacy 322181641Skmacyvoid 323181641Skmacypd_set(struct pmap *pmap, int ptepindex, vm_paddr_t val, int type) 324181641Skmacy{ 325181641Skmacy vm_paddr_t pdir_ma = vtomach(&pmap->pm_pdir[ptepindex]); 326181641Skmacy 327181641Skmacy switch (type) { 328181641Skmacy case SH_PD_SET_VA: 329181641Skmacy#if 0 330181641Skmacy xen_queue_pt_update(shadow_pdir_ma, 331181641Skmacy xpmap_ptom(val & ~(PG_RW))); 332181641Skmacy#endif 333181641Skmacy xen_queue_pt_update(pdir_ma, 334181641Skmacy xpmap_ptom(val)); 335181641Skmacy break; 336181641Skmacy case SH_PD_SET_VA_MA: 337181641Skmacy#if 0 338181641Skmacy xen_queue_pt_update(shadow_pdir_ma, 339181641Skmacy val & ~(PG_RW)); 340181641Skmacy#endif 341181641Skmacy xen_queue_pt_update(pdir_ma, val); 342181641Skmacy break; 343181641Skmacy case SH_PD_SET_VA_CLEAR: 344181641Skmacy#if 0 345181641Skmacy xen_queue_pt_update(shadow_pdir_ma, 0); 346181641Skmacy#endif 347181641Skmacy xen_queue_pt_update(pdir_ma, 0); 348181641Skmacy break; 349181641Skmacy } 350181641Skmacy} 351181641Skmacy 352181641Skmacy/* 353181641Skmacy * Bootstrap the system enough to run with virtual memory. 354181641Skmacy * 355181641Skmacy * On the i386 this is called after mapping has already been enabled 356181641Skmacy * and just syncs the pmap module with what has already been done. 357181641Skmacy * [We can't call it easily with mapping off since the kernel is not 358181641Skmacy * mapped with PA == VA, hence we would have to relocate every address 359181641Skmacy * from the linked base (virtual) address "KERNBASE" to the actual 360181641Skmacy * (physical) address starting relative to 0] 361181641Skmacy */ 362181641Skmacyvoid 363181641Skmacypmap_bootstrap(vm_paddr_t firstaddr) 364181641Skmacy{ 365181641Skmacy vm_offset_t va; 366181641Skmacy pt_entry_t *pte, *unused; 367181641Skmacy struct sysmaps *sysmaps; 368181641Skmacy int i; 369181641Skmacy 370181641Skmacy /* 371228923Salc * Initialize the first available kernel virtual address. However, 372228923Salc * using "firstaddr" may waste a few pages of the kernel virtual 373228923Salc * address space, because locore may not have mapped every physical 374228923Salc * page that it allocated. Preferably, locore would provide a first 375228923Salc * unused virtual address in addition to "firstaddr". 376181641Skmacy */ 377181641Skmacy virtual_avail = (vm_offset_t) KERNBASE + firstaddr; 378181641Skmacy 379181641Skmacy virtual_end = VM_MAX_KERNEL_ADDRESS; 380181641Skmacy 381181641Skmacy /* 382181641Skmacy * Initialize the kernel pmap (which is statically allocated). 383181641Skmacy */ 384181641Skmacy PMAP_LOCK_INIT(kernel_pmap); 385181641Skmacy kernel_pmap->pm_pdir = (pd_entry_t *) (KERNBASE + (u_int)IdlePTD); 386181641Skmacy#ifdef PAE 387181641Skmacy kernel_pmap->pm_pdpt = (pdpt_entry_t *) (KERNBASE + (u_int)IdlePDPT); 388181641Skmacy#endif 389222813Sattilio CPU_FILL(&kernel_pmap->pm_active); /* don't allow deactivation */ 390181641Skmacy TAILQ_INIT(&kernel_pmap->pm_pvchunk); 391241498Salc 392241498Salc /* 393241498Salc * Initialize the global pv list lock. 394241498Salc */ 395241498Salc rw_init_flags(&pvh_global_lock, "pmap pv global", RW_RECURSE); 396241498Salc 397181641Skmacy LIST_INIT(&allpmaps); 398181641Skmacy mtx_init(&allpmaps_lock, "allpmaps", NULL, MTX_SPIN); 399181641Skmacy mtx_lock_spin(&allpmaps_lock); 400181641Skmacy LIST_INSERT_HEAD(&allpmaps, kernel_pmap, pm_list); 401181641Skmacy mtx_unlock_spin(&allpmaps_lock); 402183342Skmacy if (nkpt == 0) 403183342Skmacy nkpt = NKPT; 404181641Skmacy 405181641Skmacy /* 406181641Skmacy * Reserve some special page table entries/VA space for temporary 407181641Skmacy * mapping of pages. 408181641Skmacy */ 409181641Skmacy#define SYSMAP(c, p, v, n) \ 410181641Skmacy v = (c)va; va += ((n)*PAGE_SIZE); p = pte; pte += (n); 411181641Skmacy 412181641Skmacy va = virtual_avail; 413181641Skmacy pte = vtopte(va); 414181641Skmacy 415181641Skmacy /* 416181641Skmacy * CMAP1/CMAP2 are used for zeroing and copying pages. 417181641Skmacy * CMAP3 is used for the idle process page zeroing. 418181641Skmacy */ 419181641Skmacy for (i = 0; i < MAXCPU; i++) { 420181641Skmacy sysmaps = &sysmaps_pcpu[i]; 421181641Skmacy mtx_init(&sysmaps->lock, "SYSMAPS", NULL, MTX_DEF); 422181641Skmacy SYSMAP(caddr_t, sysmaps->CMAP1, sysmaps->CADDR1, 1) 423181641Skmacy SYSMAP(caddr_t, sysmaps->CMAP2, sysmaps->CADDR2, 1) 424204160Skmacy PT_SET_MA(sysmaps->CADDR1, 0); 425204160Skmacy PT_SET_MA(sysmaps->CADDR2, 0); 426181641Skmacy } 427181641Skmacy SYSMAP(caddr_t, CMAP3, CADDR3, 1) 428181641Skmacy PT_SET_MA(CADDR3, 0); 429181641Skmacy 430181641Skmacy /* 431181641Skmacy * Crashdump maps. 432181641Skmacy */ 433181641Skmacy SYSMAP(caddr_t, unused, crashdumpmap, MAXDUMPPGS) 434181641Skmacy 435181641Skmacy /* 436181641Skmacy * ptvmmap is used for reading arbitrary physical pages via /dev/mem. 437181641Skmacy */ 438181641Skmacy SYSMAP(caddr_t, unused, ptvmmap, 1) 439181641Skmacy 440181641Skmacy /* 441181641Skmacy * msgbufp is used to map the system message buffer. 442181641Skmacy */ 443217688Spluknet SYSMAP(struct msgbuf *, unused, msgbufp, atop(round_page(msgbufsize))) 444181641Skmacy 445181641Skmacy /* 446241353Salc * PADDR1 and PADDR2 are used by pmap_pte_quick() and pmap_pte(), 447241353Salc * respectively. 448181641Skmacy */ 449228923Salc SYSMAP(pt_entry_t *, PMAP1, PADDR1, 1) 450228923Salc SYSMAP(pt_entry_t *, PMAP2, PADDR2, 1) 451181641Skmacy 452181641Skmacy mtx_init(&PMAP2mutex, "PMAP2", NULL, MTX_DEF); 453181641Skmacy 454181641Skmacy virtual_avail = va; 455181641Skmacy 456181641Skmacy /* 457181641Skmacy * Leave in place an identity mapping (virt == phys) for the low 1 MB 458181641Skmacy * physical memory region that is used by the ACPI wakeup code. This 459181641Skmacy * mapping must not have PG_G set. 460181641Skmacy */ 461181641Skmacy#ifndef XEN 462181641Skmacy /* 463181641Skmacy * leave here deliberately to show that this is not supported 464181641Skmacy */ 465181641Skmacy#ifdef XBOX 466181641Skmacy /* FIXME: This is gross, but needed for the XBOX. Since we are in such 467181641Skmacy * an early stadium, we cannot yet neatly map video memory ... :-( 468181641Skmacy * Better fixes are very welcome! */ 469181641Skmacy if (!arch_i386_is_xbox) 470181641Skmacy#endif 471181641Skmacy for (i = 1; i < NKPT; i++) 472181641Skmacy PTD[i] = 0; 473181641Skmacy 474181641Skmacy /* Initialize the PAT MSR if present. */ 475181641Skmacy pmap_init_pat(); 476181641Skmacy 477181641Skmacy /* Turn on PG_G on kernel page(s) */ 478181641Skmacy pmap_set_pg(); 479181641Skmacy#endif 480216960Scperciva 481216960Scperciva#ifdef HAMFISTED_LOCKING 482216960Scperciva mtx_init(&createdelete_lock, "pmap create/delete", NULL, MTX_DEF); 483216960Scperciva#endif 484181641Skmacy} 485181641Skmacy 486181641Skmacy/* 487181641Skmacy * Setup the PAT MSR. 488181641Skmacy */ 489181641Skmacyvoid 490181641Skmacypmap_init_pat(void) 491181641Skmacy{ 492181641Skmacy uint64_t pat_msr; 493181641Skmacy 494181641Skmacy /* Bail if this CPU doesn't implement PAT. */ 495181641Skmacy if (!(cpu_feature & CPUID_PAT)) 496181641Skmacy return; 497181641Skmacy 498196726Sadrian if (cpu_vendor_id != CPU_VENDOR_INTEL || 499197070Sjkim (CPUID_TO_FAMILY(cpu_id) == 6 && CPUID_TO_MODEL(cpu_id) >= 0xe)) { 500196726Sadrian /* 501196726Sadrian * Leave the indices 0-3 at the default of WB, WT, UC, and UC-. 502196726Sadrian * Program 4 and 5 as WP and WC. 503196726Sadrian * Leave 6 and 7 as UC and UC-. 504196726Sadrian */ 505196726Sadrian pat_msr = rdmsr(MSR_PAT); 506196726Sadrian pat_msr &= ~(PAT_MASK(4) | PAT_MASK(5)); 507196726Sadrian pat_msr |= PAT_VALUE(4, PAT_WRITE_PROTECTED) | 508196726Sadrian PAT_VALUE(5, PAT_WRITE_COMBINING); 509196726Sadrian pat_works = 1; 510196726Sadrian } else { 511196726Sadrian /* 512196726Sadrian * Due to some Intel errata, we can only safely use the lower 4 513196726Sadrian * PAT entries. Thus, just replace PAT Index 2 with WC instead 514196726Sadrian * of UC-. 515196726Sadrian * 516196726Sadrian * Intel Pentium III Processor Specification Update 517196726Sadrian * Errata E.27 (Upper Four PAT Entries Not Usable With Mode B 518196726Sadrian * or Mode C Paging) 519196726Sadrian * 520196726Sadrian * Intel Pentium IV Processor Specification Update 521196726Sadrian * Errata N46 (PAT Index MSB May Be Calculated Incorrectly) 522196726Sadrian */ 523196726Sadrian pat_msr = rdmsr(MSR_PAT); 524196726Sadrian pat_msr &= ~PAT_MASK(2); 525196726Sadrian pat_msr |= PAT_VALUE(2, PAT_WRITE_COMBINING); 526196726Sadrian pat_works = 0; 527196726Sadrian } 528181641Skmacy wrmsr(MSR_PAT, pat_msr); 529181641Skmacy} 530181641Skmacy 531181641Skmacy/* 532181641Skmacy * Initialize a vm_page's machine-dependent fields. 533181641Skmacy */ 534181641Skmacyvoid 535181641Skmacypmap_page_init(vm_page_t m) 536181641Skmacy{ 537181641Skmacy 538181641Skmacy TAILQ_INIT(&m->md.pv_list); 539195649Salc m->md.pat_mode = PAT_WRITE_BACK; 540181641Skmacy} 541181641Skmacy 542181641Skmacy/* 543181641Skmacy * ABuse the pte nodes for unmapped kva to thread a kva freelist through. 544181641Skmacy * Requirements: 545181641Skmacy * - Must deal with pages in order to ensure that none of the PG_* bits 546181641Skmacy * are ever set, PG_V in particular. 547181641Skmacy * - Assumes we can write to ptes without pte_store() atomic ops, even 548181641Skmacy * on PAE systems. This should be ok. 549181641Skmacy * - Assumes nothing will ever test these addresses for 0 to indicate 550181641Skmacy * no mapping instead of correctly checking PG_V. 551181641Skmacy * - Assumes a vm_offset_t will fit in a pte (true for i386). 552181641Skmacy * Because PG_V is never set, there can be no mappings to invalidate. 553181641Skmacy */ 554181641Skmacystatic int ptelist_count = 0; 555181641Skmacystatic vm_offset_t 556181641Skmacypmap_ptelist_alloc(vm_offset_t *head) 557181641Skmacy{ 558181641Skmacy vm_offset_t va; 559181641Skmacy vm_offset_t *phead = (vm_offset_t *)*head; 560181641Skmacy 561181641Skmacy if (ptelist_count == 0) { 562181641Skmacy printf("out of memory!!!!!!\n"); 563181641Skmacy return (0); /* Out of memory */ 564181641Skmacy } 565181641Skmacy ptelist_count--; 566181641Skmacy va = phead[ptelist_count]; 567181641Skmacy return (va); 568181641Skmacy} 569181641Skmacy 570181641Skmacystatic void 571181641Skmacypmap_ptelist_free(vm_offset_t *head, vm_offset_t va) 572181641Skmacy{ 573181641Skmacy vm_offset_t *phead = (vm_offset_t *)*head; 574181641Skmacy 575181641Skmacy phead[ptelist_count++] = va; 576181641Skmacy} 577181641Skmacy 578181641Skmacystatic void 579181641Skmacypmap_ptelist_init(vm_offset_t *head, void *base, int npages) 580181641Skmacy{ 581181641Skmacy int i, nstackpages; 582181641Skmacy vm_offset_t va; 583181641Skmacy vm_page_t m; 584181641Skmacy 585181641Skmacy nstackpages = (npages + PAGE_SIZE/sizeof(vm_offset_t) - 1)/ (PAGE_SIZE/sizeof(vm_offset_t)); 586181641Skmacy for (i = 0; i < nstackpages; i++) { 587181641Skmacy va = (vm_offset_t)base + i * PAGE_SIZE; 588181641Skmacy m = vm_page_alloc(NULL, i, 589181641Skmacy VM_ALLOC_NORMAL | VM_ALLOC_NOOBJ | VM_ALLOC_WIRED | 590181641Skmacy VM_ALLOC_ZERO); 591181641Skmacy pmap_qenter(va, &m, 1); 592181641Skmacy } 593181641Skmacy 594181641Skmacy *head = (vm_offset_t)base; 595181641Skmacy for (i = npages - 1; i >= nstackpages; i--) { 596181641Skmacy va = (vm_offset_t)base + i * PAGE_SIZE; 597181641Skmacy pmap_ptelist_free(head, va); 598181641Skmacy } 599181641Skmacy} 600181641Skmacy 601181641Skmacy 602181641Skmacy/* 603181641Skmacy * Initialize the pmap module. 604181641Skmacy * Called by vm_init, to initialize any structures that the pmap 605181641Skmacy * system needs to map virtual memory. 606181641Skmacy */ 607181641Skmacyvoid 608181641Skmacypmap_init(void) 609181641Skmacy{ 610181641Skmacy 611181641Skmacy /* 612181641Skmacy * Initialize the address space (zone) for the pv entries. Set a 613181641Skmacy * high water mark so that the system can recover from excessive 614181641Skmacy * numbers of pv entries. 615181641Skmacy */ 616181641Skmacy TUNABLE_INT_FETCH("vm.pmap.shpgperproc", &shpgperproc); 617181641Skmacy pv_entry_max = shpgperproc * maxproc + cnt.v_page_count; 618181641Skmacy TUNABLE_INT_FETCH("vm.pmap.pv_entries", &pv_entry_max); 619181641Skmacy pv_entry_max = roundup(pv_entry_max, _NPCPV); 620181641Skmacy pv_entry_high_water = 9 * (pv_entry_max / 10); 621181641Skmacy 622181641Skmacy pv_maxchunks = MAX(pv_entry_max / _NPCPV, maxproc); 623254025Sjeff pv_chunkbase = (struct pv_chunk *)kva_alloc(PAGE_SIZE * pv_maxchunks); 624181641Skmacy if (pv_chunkbase == NULL) 625181641Skmacy panic("pmap_init: not enough kvm for pv chunks"); 626181641Skmacy pmap_ptelist_init(&pv_vafree, pv_chunkbase, pv_maxchunks); 627181641Skmacy} 628181641Skmacy 629181641Skmacy 630228923SalcSYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_max, CTLFLAG_RD, &pv_entry_max, 0, 631228923Salc "Max number of PV entries"); 632228923SalcSYSCTL_INT(_vm_pmap, OID_AUTO, shpgperproc, CTLFLAG_RD, &shpgperproc, 0, 633228923Salc "Page share factor per proc"); 634228923Salc 635228923Salcstatic SYSCTL_NODE(_vm_pmap, OID_AUTO, pde, CTLFLAG_RD, 0, 636228923Salc "2/4MB page mapping counters"); 637228923Salc 638228923Salcstatic u_long pmap_pde_mappings; 639228923SalcSYSCTL_ULONG(_vm_pmap_pde, OID_AUTO, mappings, CTLFLAG_RD, 640228923Salc &pmap_pde_mappings, 0, "2/4MB page mappings"); 641228923Salc 642181641Skmacy/*************************************************** 643181641Skmacy * Low level helper routines..... 644181641Skmacy ***************************************************/ 645181641Skmacy 646181641Skmacy/* 647181641Skmacy * Determine the appropriate bits to set in a PTE or PDE for a specified 648181641Skmacy * caching mode. 649181641Skmacy */ 650195949Skibint 651181641Skmacypmap_cache_bits(int mode, boolean_t is_pde) 652181641Skmacy{ 653181641Skmacy int pat_flag, pat_index, cache_bits; 654181641Skmacy 655181641Skmacy /* The PAT bit is different for PTE's and PDE's. */ 656181641Skmacy pat_flag = is_pde ? PG_PDE_PAT : PG_PTE_PAT; 657181641Skmacy 658181641Skmacy /* If we don't support PAT, map extended modes to older ones. */ 659181641Skmacy if (!(cpu_feature & CPUID_PAT)) { 660181641Skmacy switch (mode) { 661181641Skmacy case PAT_UNCACHEABLE: 662181641Skmacy case PAT_WRITE_THROUGH: 663181641Skmacy case PAT_WRITE_BACK: 664181641Skmacy break; 665181641Skmacy case PAT_UNCACHED: 666181641Skmacy case PAT_WRITE_COMBINING: 667181641Skmacy case PAT_WRITE_PROTECTED: 668181641Skmacy mode = PAT_UNCACHEABLE; 669181641Skmacy break; 670181641Skmacy } 671181641Skmacy } 672181641Skmacy 673181641Skmacy /* Map the caching mode to a PAT index. */ 674196726Sadrian if (pat_works) { 675196726Sadrian switch (mode) { 676196726Sadrian case PAT_UNCACHEABLE: 677196726Sadrian pat_index = 3; 678196726Sadrian break; 679196726Sadrian case PAT_WRITE_THROUGH: 680196726Sadrian pat_index = 1; 681196726Sadrian break; 682196726Sadrian case PAT_WRITE_BACK: 683196726Sadrian pat_index = 0; 684196726Sadrian break; 685196726Sadrian case PAT_UNCACHED: 686196726Sadrian pat_index = 2; 687196726Sadrian break; 688196726Sadrian case PAT_WRITE_COMBINING: 689196726Sadrian pat_index = 5; 690196726Sadrian break; 691196726Sadrian case PAT_WRITE_PROTECTED: 692196726Sadrian pat_index = 4; 693196726Sadrian break; 694196726Sadrian default: 695196726Sadrian panic("Unknown caching mode %d\n", mode); 696196726Sadrian } 697196726Sadrian } else { 698196726Sadrian switch (mode) { 699196726Sadrian case PAT_UNCACHED: 700196726Sadrian case PAT_UNCACHEABLE: 701196726Sadrian case PAT_WRITE_PROTECTED: 702196726Sadrian pat_index = 3; 703196726Sadrian break; 704196726Sadrian case PAT_WRITE_THROUGH: 705196726Sadrian pat_index = 1; 706196726Sadrian break; 707196726Sadrian case PAT_WRITE_BACK: 708196726Sadrian pat_index = 0; 709196726Sadrian break; 710196726Sadrian case PAT_WRITE_COMBINING: 711196726Sadrian pat_index = 2; 712196726Sadrian break; 713196726Sadrian default: 714196726Sadrian panic("Unknown caching mode %d\n", mode); 715196726Sadrian } 716181641Skmacy } 717181641Skmacy 718181641Skmacy /* Map the 3-bit index value into the PAT, PCD, and PWT bits. */ 719181641Skmacy cache_bits = 0; 720181641Skmacy if (pat_index & 0x4) 721181641Skmacy cache_bits |= pat_flag; 722181641Skmacy if (pat_index & 0x2) 723181641Skmacy cache_bits |= PG_NC_PCD; 724181641Skmacy if (pat_index & 0x1) 725181641Skmacy cache_bits |= PG_NC_PWT; 726181641Skmacy return (cache_bits); 727181641Skmacy} 728181641Skmacy#ifdef SMP 729181641Skmacy/* 730181641Skmacy * For SMP, these functions have to use the IPI mechanism for coherence. 731181641Skmacy * 732181641Skmacy * N.B.: Before calling any of the following TLB invalidation functions, 733181641Skmacy * the calling processor must ensure that all stores updating a non- 734181641Skmacy * kernel page table are globally performed. Otherwise, another 735181641Skmacy * processor could cache an old, pre-update entry without being 736181641Skmacy * invalidated. This can happen one of two ways: (1) The pmap becomes 737181641Skmacy * active on another processor after its pm_active field is checked by 738181641Skmacy * one of the following functions but before a store updating the page 739181641Skmacy * table is globally performed. (2) The pmap becomes active on another 740181641Skmacy * processor before its pm_active field is checked but due to 741181641Skmacy * speculative loads one of the following functions stills reads the 742181641Skmacy * pmap as inactive on the other processor. 743181641Skmacy * 744181641Skmacy * The kernel page table is exempt because its pm_active field is 745181641Skmacy * immutable. The kernel page table is always active on every 746181641Skmacy * processor. 747181641Skmacy */ 748181641Skmacyvoid 749181641Skmacypmap_invalidate_page(pmap_t pmap, vm_offset_t va) 750181641Skmacy{ 751223758Sattilio cpuset_t other_cpus; 752223758Sattilio u_int cpuid; 753181641Skmacy 754181641Skmacy CTR2(KTR_PMAP, "pmap_invalidate_page: pmap=%p va=0x%x", 755181641Skmacy pmap, va); 756181641Skmacy 757181641Skmacy sched_pin(); 758222813Sattilio if (pmap == kernel_pmap || !CPU_CMP(&pmap->pm_active, &all_cpus)) { 759181641Skmacy invlpg(va); 760181641Skmacy smp_invlpg(va); 761181641Skmacy } else { 762223758Sattilio cpuid = PCPU_GET(cpuid); 763223758Sattilio other_cpus = all_cpus; 764223758Sattilio CPU_CLR(cpuid, &other_cpus); 765223758Sattilio if (CPU_ISSET(cpuid, &pmap->pm_active)) 766181641Skmacy invlpg(va); 767222813Sattilio CPU_AND(&other_cpus, &pmap->pm_active); 768222813Sattilio if (!CPU_EMPTY(&other_cpus)) 769222813Sattilio smp_masked_invlpg(other_cpus, va); 770181641Skmacy } 771181641Skmacy sched_unpin(); 772181641Skmacy PT_UPDATES_FLUSH(); 773181641Skmacy} 774181641Skmacy 775181641Skmacyvoid 776181641Skmacypmap_invalidate_range(pmap_t pmap, vm_offset_t sva, vm_offset_t eva) 777181641Skmacy{ 778223758Sattilio cpuset_t other_cpus; 779181641Skmacy vm_offset_t addr; 780223758Sattilio u_int cpuid; 781181641Skmacy 782181641Skmacy CTR3(KTR_PMAP, "pmap_invalidate_page: pmap=%p eva=0x%x sva=0x%x", 783181641Skmacy pmap, sva, eva); 784181641Skmacy 785181641Skmacy sched_pin(); 786222813Sattilio if (pmap == kernel_pmap || !CPU_CMP(&pmap->pm_active, &all_cpus)) { 787181641Skmacy for (addr = sva; addr < eva; addr += PAGE_SIZE) 788181641Skmacy invlpg(addr); 789181641Skmacy smp_invlpg_range(sva, eva); 790181641Skmacy } else { 791223758Sattilio cpuid = PCPU_GET(cpuid); 792223758Sattilio other_cpus = all_cpus; 793223758Sattilio CPU_CLR(cpuid, &other_cpus); 794223758Sattilio if (CPU_ISSET(cpuid, &pmap->pm_active)) 795181641Skmacy for (addr = sva; addr < eva; addr += PAGE_SIZE) 796181641Skmacy invlpg(addr); 797222813Sattilio CPU_AND(&other_cpus, &pmap->pm_active); 798222813Sattilio if (!CPU_EMPTY(&other_cpus)) 799222813Sattilio smp_masked_invlpg_range(other_cpus, sva, eva); 800181641Skmacy } 801181641Skmacy sched_unpin(); 802181641Skmacy PT_UPDATES_FLUSH(); 803181641Skmacy} 804181641Skmacy 805181641Skmacyvoid 806181641Skmacypmap_invalidate_all(pmap_t pmap) 807181641Skmacy{ 808223758Sattilio cpuset_t other_cpus; 809223758Sattilio u_int cpuid; 810181641Skmacy 811181641Skmacy CTR1(KTR_PMAP, "pmap_invalidate_page: pmap=%p", pmap); 812181641Skmacy 813181641Skmacy sched_pin(); 814222813Sattilio if (pmap == kernel_pmap || !CPU_CMP(&pmap->pm_active, &all_cpus)) { 815181641Skmacy invltlb(); 816181641Skmacy smp_invltlb(); 817181641Skmacy } else { 818223758Sattilio cpuid = PCPU_GET(cpuid); 819223758Sattilio other_cpus = all_cpus; 820223758Sattilio CPU_CLR(cpuid, &other_cpus); 821223758Sattilio if (CPU_ISSET(cpuid, &pmap->pm_active)) 822181641Skmacy invltlb(); 823222813Sattilio CPU_AND(&other_cpus, &pmap->pm_active); 824222813Sattilio if (!CPU_EMPTY(&other_cpus)) 825222813Sattilio smp_masked_invltlb(other_cpus); 826181641Skmacy } 827181641Skmacy sched_unpin(); 828181641Skmacy} 829181641Skmacy 830181641Skmacyvoid 831181641Skmacypmap_invalidate_cache(void) 832181641Skmacy{ 833181641Skmacy 834181641Skmacy sched_pin(); 835181641Skmacy wbinvd(); 836181641Skmacy smp_cache_flush(); 837181641Skmacy sched_unpin(); 838181641Skmacy} 839181641Skmacy#else /* !SMP */ 840181641Skmacy/* 841181641Skmacy * Normal, non-SMP, 486+ invalidation functions. 842181641Skmacy * We inline these within pmap.c for speed. 843181641Skmacy */ 844181641SkmacyPMAP_INLINE void 845181641Skmacypmap_invalidate_page(pmap_t pmap, vm_offset_t va) 846181641Skmacy{ 847181641Skmacy CTR2(KTR_PMAP, "pmap_invalidate_page: pmap=%p va=0x%x", 848181641Skmacy pmap, va); 849181641Skmacy 850222813Sattilio if (pmap == kernel_pmap || !CPU_EMPTY(&pmap->pm_active)) 851181641Skmacy invlpg(va); 852181641Skmacy PT_UPDATES_FLUSH(); 853181641Skmacy} 854181641Skmacy 855181641SkmacyPMAP_INLINE void 856181641Skmacypmap_invalidate_range(pmap_t pmap, vm_offset_t sva, vm_offset_t eva) 857181641Skmacy{ 858181641Skmacy vm_offset_t addr; 859181641Skmacy 860181641Skmacy if (eva - sva > PAGE_SIZE) 861181641Skmacy CTR3(KTR_PMAP, "pmap_invalidate_range: pmap=%p sva=0x%x eva=0x%x", 862181641Skmacy pmap, sva, eva); 863181641Skmacy 864222813Sattilio if (pmap == kernel_pmap || !CPU_EMPTY(&pmap->pm_active)) 865181641Skmacy for (addr = sva; addr < eva; addr += PAGE_SIZE) 866181641Skmacy invlpg(addr); 867181641Skmacy PT_UPDATES_FLUSH(); 868181641Skmacy} 869181641Skmacy 870181641SkmacyPMAP_INLINE void 871181641Skmacypmap_invalidate_all(pmap_t pmap) 872181641Skmacy{ 873181641Skmacy 874181641Skmacy CTR1(KTR_PMAP, "pmap_invalidate_all: pmap=%p", pmap); 875181641Skmacy 876222813Sattilio if (pmap == kernel_pmap || !CPU_EMPTY(&pmap->pm_active)) 877181641Skmacy invltlb(); 878181641Skmacy} 879181641Skmacy 880181641SkmacyPMAP_INLINE void 881181641Skmacypmap_invalidate_cache(void) 882181641Skmacy{ 883181641Skmacy 884181641Skmacy wbinvd(); 885181641Skmacy} 886181641Skmacy#endif /* !SMP */ 887181641Skmacy 888228923Salc#define PMAP_CLFLUSH_THRESHOLD (2 * 1024 * 1024) 889228923Salc 890195949Skibvoid 891195949Skibpmap_invalidate_cache_range(vm_offset_t sva, vm_offset_t eva) 892195949Skib{ 893195949Skib 894195949Skib KASSERT((sva & PAGE_MASK) == 0, 895195949Skib ("pmap_invalidate_cache_range: sva not page-aligned")); 896195949Skib KASSERT((eva & PAGE_MASK) == 0, 897195949Skib ("pmap_invalidate_cache_range: eva not page-aligned")); 898195949Skib 899195949Skib if (cpu_feature & CPUID_SS) 900195949Skib ; /* If "Self Snoop" is supported, do nothing. */ 901228923Salc else if ((cpu_feature & CPUID_CLFSH) != 0 && 902228923Salc eva - sva < PMAP_CLFLUSH_THRESHOLD) { 903195949Skib 904195949Skib /* 905195949Skib * Otherwise, do per-cache line flush. Use the mfence 906195949Skib * instruction to insure that previous stores are 907195949Skib * included in the write-back. The processor 908195949Skib * propagates flush to other processors in the cache 909195949Skib * coherence domain. 910195949Skib */ 911195949Skib mfence(); 912197046Skib for (; sva < eva; sva += cpu_clflush_line_size) 913197046Skib clflush(sva); 914195949Skib mfence(); 915195949Skib } else { 916195949Skib 917195949Skib /* 918195949Skib * No targeted cache flush methods are supported by CPU, 919228923Salc * or the supplied range is bigger than 2MB. 920228923Salc * Globally invalidate cache. 921195949Skib */ 922195949Skib pmap_invalidate_cache(); 923195949Skib } 924195949Skib} 925195949Skib 926228923Salcvoid 927228923Salcpmap_invalidate_cache_pages(vm_page_t *pages, int count) 928228923Salc{ 929228923Salc int i; 930228923Salc 931228923Salc if (count >= PMAP_CLFLUSH_THRESHOLD / PAGE_SIZE || 932228923Salc (cpu_feature & CPUID_CLFSH) == 0) { 933228923Salc pmap_invalidate_cache(); 934228923Salc } else { 935228923Salc for (i = 0; i < count; i++) 936228923Salc pmap_flush_page(pages[i]); 937228923Salc } 938228923Salc} 939228923Salc 940181641Skmacy/* 941181641Skmacy * Are we current address space or kernel? N.B. We return FALSE when 942181641Skmacy * a pmap's page table is in use because a kernel thread is borrowing 943181641Skmacy * it. The borrowed page table can change spontaneously, making any 944181641Skmacy * dependence on its continued use subject to a race condition. 945181641Skmacy */ 946181641Skmacystatic __inline int 947181641Skmacypmap_is_current(pmap_t pmap) 948181641Skmacy{ 949181641Skmacy 950181641Skmacy return (pmap == kernel_pmap || 951181641Skmacy (pmap == vmspace_pmap(curthread->td_proc->p_vmspace) && 952228923Salc (pmap->pm_pdir[PTDPTDI] & PG_FRAME) == (PTDpde[0] & PG_FRAME))); 953181641Skmacy} 954181641Skmacy 955181641Skmacy/* 956181641Skmacy * If the given pmap is not the current or kernel pmap, the returned pte must 957181641Skmacy * be released by passing it to pmap_pte_release(). 958181641Skmacy */ 959181641Skmacypt_entry_t * 960181641Skmacypmap_pte(pmap_t pmap, vm_offset_t va) 961181641Skmacy{ 962181641Skmacy pd_entry_t newpf; 963181641Skmacy pd_entry_t *pde; 964181641Skmacy 965181641Skmacy pde = pmap_pde(pmap, va); 966181641Skmacy if (*pde & PG_PS) 967181641Skmacy return (pde); 968181641Skmacy if (*pde != 0) { 969181641Skmacy /* are we current address space or kernel? */ 970181641Skmacy if (pmap_is_current(pmap)) 971181641Skmacy return (vtopte(va)); 972181641Skmacy mtx_lock(&PMAP2mutex); 973181641Skmacy newpf = *pde & PG_FRAME; 974181641Skmacy if ((*PMAP2 & PG_FRAME) != newpf) { 975181641Skmacy PT_SET_MA(PADDR2, newpf | PG_V | PG_A | PG_M); 976181641Skmacy CTR3(KTR_PMAP, "pmap_pte: pmap=%p va=0x%x newpte=0x%08x", 977181641Skmacy pmap, va, (*PMAP2 & 0xffffffff)); 978181641Skmacy } 979181641Skmacy return (PADDR2 + (i386_btop(va) & (NPTEPG - 1))); 980181641Skmacy } 981228923Salc return (NULL); 982181641Skmacy} 983181641Skmacy 984181641Skmacy/* 985181641Skmacy * Releases a pte that was obtained from pmap_pte(). Be prepared for the pte 986181641Skmacy * being NULL. 987181641Skmacy */ 988181641Skmacystatic __inline void 989181641Skmacypmap_pte_release(pt_entry_t *pte) 990181641Skmacy{ 991181641Skmacy 992181641Skmacy if ((pt_entry_t *)((vm_offset_t)pte & ~PAGE_MASK) == PADDR2) { 993181641Skmacy CTR1(KTR_PMAP, "pmap_pte_release: pte=0x%jx", 994181641Skmacy *PMAP2); 995241498Salc rw_wlock(&pvh_global_lock); 996181641Skmacy PT_SET_VA(PMAP2, 0, TRUE); 997241498Salc rw_wunlock(&pvh_global_lock); 998181641Skmacy mtx_unlock(&PMAP2mutex); 999181641Skmacy } 1000181641Skmacy} 1001181641Skmacy 1002181641Skmacystatic __inline void 1003181641Skmacyinvlcaddr(void *caddr) 1004181641Skmacy{ 1005181641Skmacy 1006181641Skmacy invlpg((u_int)caddr); 1007181641Skmacy PT_UPDATES_FLUSH(); 1008181641Skmacy} 1009181641Skmacy 1010181641Skmacy/* 1011181641Skmacy * Super fast pmap_pte routine best used when scanning 1012181641Skmacy * the pv lists. This eliminates many coarse-grained 1013181641Skmacy * invltlb calls. Note that many of the pv list 1014181641Skmacy * scans are across different pmaps. It is very wasteful 1015181641Skmacy * to do an entire invltlb for checking a single mapping. 1016181641Skmacy * 1017241498Salc * If the given pmap is not the current pmap, pvh_global_lock 1018181641Skmacy * must be held and curthread pinned to a CPU. 1019181641Skmacy */ 1020181641Skmacystatic pt_entry_t * 1021181641Skmacypmap_pte_quick(pmap_t pmap, vm_offset_t va) 1022181641Skmacy{ 1023181641Skmacy pd_entry_t newpf; 1024181641Skmacy pd_entry_t *pde; 1025181641Skmacy 1026181641Skmacy pde = pmap_pde(pmap, va); 1027181641Skmacy if (*pde & PG_PS) 1028181641Skmacy return (pde); 1029181641Skmacy if (*pde != 0) { 1030181641Skmacy /* are we current address space or kernel? */ 1031181641Skmacy if (pmap_is_current(pmap)) 1032181641Skmacy return (vtopte(va)); 1033241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 1034181641Skmacy KASSERT(curthread->td_pinned > 0, ("curthread not pinned")); 1035181641Skmacy newpf = *pde & PG_FRAME; 1036181641Skmacy if ((*PMAP1 & PG_FRAME) != newpf) { 1037181641Skmacy PT_SET_MA(PADDR1, newpf | PG_V | PG_A | PG_M); 1038181641Skmacy CTR3(KTR_PMAP, "pmap_pte_quick: pmap=%p va=0x%x newpte=0x%08x", 1039181641Skmacy pmap, va, (u_long)*PMAP1); 1040181641Skmacy 1041181641Skmacy#ifdef SMP 1042181641Skmacy PMAP1cpu = PCPU_GET(cpuid); 1043181641Skmacy#endif 1044181641Skmacy PMAP1changed++; 1045181641Skmacy } else 1046181641Skmacy#ifdef SMP 1047181641Skmacy if (PMAP1cpu != PCPU_GET(cpuid)) { 1048181641Skmacy PMAP1cpu = PCPU_GET(cpuid); 1049181641Skmacy invlcaddr(PADDR1); 1050181641Skmacy PMAP1changedcpu++; 1051181641Skmacy } else 1052181641Skmacy#endif 1053181641Skmacy PMAP1unchanged++; 1054181641Skmacy return (PADDR1 + (i386_btop(va) & (NPTEPG - 1))); 1055181641Skmacy } 1056181641Skmacy return (0); 1057181641Skmacy} 1058181641Skmacy 1059181641Skmacy/* 1060181641Skmacy * Routine: pmap_extract 1061181641Skmacy * Function: 1062181641Skmacy * Extract the physical page address associated 1063181641Skmacy * with the given map/virtual_address pair. 1064181641Skmacy */ 1065181641Skmacyvm_paddr_t 1066181641Skmacypmap_extract(pmap_t pmap, vm_offset_t va) 1067181641Skmacy{ 1068181641Skmacy vm_paddr_t rtval; 1069181641Skmacy pt_entry_t *pte; 1070181641Skmacy pd_entry_t pde; 1071181641Skmacy pt_entry_t pteval; 1072228923Salc 1073181641Skmacy rtval = 0; 1074181641Skmacy PMAP_LOCK(pmap); 1075181641Skmacy pde = pmap->pm_pdir[va >> PDRSHIFT]; 1076181641Skmacy if (pde != 0) { 1077181641Skmacy if ((pde & PG_PS) != 0) { 1078181641Skmacy rtval = xpmap_mtop(pde & PG_PS_FRAME) | (va & PDRMASK); 1079181641Skmacy PMAP_UNLOCK(pmap); 1080181641Skmacy return rtval; 1081181641Skmacy } 1082181641Skmacy pte = pmap_pte(pmap, va); 1083181641Skmacy pteval = *pte ? xpmap_mtop(*pte) : 0; 1084181641Skmacy rtval = (pteval & PG_FRAME) | (va & PAGE_MASK); 1085181641Skmacy pmap_pte_release(pte); 1086181641Skmacy } 1087181641Skmacy PMAP_UNLOCK(pmap); 1088181641Skmacy return (rtval); 1089181641Skmacy} 1090181641Skmacy 1091181641Skmacy/* 1092181641Skmacy * Routine: pmap_extract_ma 1093181641Skmacy * Function: 1094181641Skmacy * Like pmap_extract, but returns machine address 1095181641Skmacy */ 1096181641Skmacyvm_paddr_t 1097181641Skmacypmap_extract_ma(pmap_t pmap, vm_offset_t va) 1098181641Skmacy{ 1099181641Skmacy vm_paddr_t rtval; 1100181641Skmacy pt_entry_t *pte; 1101181641Skmacy pd_entry_t pde; 1102181641Skmacy 1103181641Skmacy rtval = 0; 1104181641Skmacy PMAP_LOCK(pmap); 1105181641Skmacy pde = pmap->pm_pdir[va >> PDRSHIFT]; 1106181641Skmacy if (pde != 0) { 1107181641Skmacy if ((pde & PG_PS) != 0) { 1108181641Skmacy rtval = (pde & ~PDRMASK) | (va & PDRMASK); 1109181641Skmacy PMAP_UNLOCK(pmap); 1110181641Skmacy return rtval; 1111181641Skmacy } 1112181641Skmacy pte = pmap_pte(pmap, va); 1113181641Skmacy rtval = (*pte & PG_FRAME) | (va & PAGE_MASK); 1114181641Skmacy pmap_pte_release(pte); 1115181641Skmacy } 1116181641Skmacy PMAP_UNLOCK(pmap); 1117181641Skmacy return (rtval); 1118181641Skmacy} 1119181641Skmacy 1120181641Skmacy/* 1121181641Skmacy * Routine: pmap_extract_and_hold 1122181641Skmacy * Function: 1123181641Skmacy * Atomically extract and hold the physical page 1124181641Skmacy * with the given pmap and virtual address pair 1125181641Skmacy * if that mapping permits the given protection. 1126181641Skmacy */ 1127181641Skmacyvm_page_t 1128181641Skmacypmap_extract_and_hold(pmap_t pmap, vm_offset_t va, vm_prot_t prot) 1129181641Skmacy{ 1130181641Skmacy pd_entry_t pde; 1131229007Salc pt_entry_t pte, *ptep; 1132181641Skmacy vm_page_t m; 1133207410Skmacy vm_paddr_t pa; 1134181641Skmacy 1135207410Skmacy pa = 0; 1136181641Skmacy m = NULL; 1137181641Skmacy PMAP_LOCK(pmap); 1138207410Skmacyretry: 1139181641Skmacy pde = PT_GET(pmap_pde(pmap, va)); 1140181641Skmacy if (pde != 0) { 1141181641Skmacy if (pde & PG_PS) { 1142181641Skmacy if ((pde & PG_RW) || (prot & VM_PROT_WRITE) == 0) { 1143228935Salc if (vm_page_pa_tryrelock(pmap, (pde & 1144228935Salc PG_PS_FRAME) | (va & PDRMASK), &pa)) 1145207410Skmacy goto retry; 1146181641Skmacy m = PHYS_TO_VM_PAGE((pde & PG_PS_FRAME) | 1147181641Skmacy (va & PDRMASK)); 1148181641Skmacy vm_page_hold(m); 1149181641Skmacy } 1150181641Skmacy } else { 1151229007Salc ptep = pmap_pte(pmap, va); 1152229007Salc pte = PT_GET(ptep); 1153229007Salc pmap_pte_release(ptep); 1154229007Salc if (pte != 0 && 1155181641Skmacy ((pte & PG_RW) || (prot & VM_PROT_WRITE) == 0)) { 1156228935Salc if (vm_page_pa_tryrelock(pmap, pte & PG_FRAME, 1157229007Salc &pa)) 1158207410Skmacy goto retry; 1159181641Skmacy m = PHYS_TO_VM_PAGE(pte & PG_FRAME); 1160181641Skmacy vm_page_hold(m); 1161181641Skmacy } 1162181641Skmacy } 1163181641Skmacy } 1164207410Skmacy PA_UNLOCK_COND(pa); 1165181641Skmacy PMAP_UNLOCK(pmap); 1166181641Skmacy return (m); 1167181641Skmacy} 1168181641Skmacy 1169181641Skmacy/*************************************************** 1170181641Skmacy * Low level mapping routines..... 1171181641Skmacy ***************************************************/ 1172181641Skmacy 1173181641Skmacy/* 1174181641Skmacy * Add a wired page to the kva. 1175181641Skmacy * Note: not SMP coherent. 1176228923Salc * 1177228923Salc * This function may be used before pmap_bootstrap() is called. 1178181641Skmacy */ 1179181747Skmacyvoid 1180181641Skmacypmap_kenter(vm_offset_t va, vm_paddr_t pa) 1181181641Skmacy{ 1182228923Salc 1183181641Skmacy PT_SET_MA(va, xpmap_ptom(pa)| PG_RW | PG_V | pgeflag); 1184181641Skmacy} 1185181641Skmacy 1186181747Skmacyvoid 1187181641Skmacypmap_kenter_ma(vm_offset_t va, vm_paddr_t ma) 1188181641Skmacy{ 1189181641Skmacy pt_entry_t *pte; 1190181641Skmacy 1191181641Skmacy pte = vtopte(va); 1192181641Skmacy pte_store_ma(pte, ma | PG_RW | PG_V | pgeflag); 1193181641Skmacy} 1194181641Skmacy 1195228923Salcstatic __inline void 1196181641Skmacypmap_kenter_attr(vm_offset_t va, vm_paddr_t pa, int mode) 1197181641Skmacy{ 1198228923Salc 1199181641Skmacy PT_SET_MA(va, pa | PG_RW | PG_V | pgeflag | pmap_cache_bits(mode, 0)); 1200181641Skmacy} 1201181641Skmacy 1202181641Skmacy/* 1203181641Skmacy * Remove a page from the kernel pagetables. 1204181641Skmacy * Note: not SMP coherent. 1205228923Salc * 1206228923Salc * This function may be used before pmap_bootstrap() is called. 1207181641Skmacy */ 1208181641SkmacyPMAP_INLINE void 1209181641Skmacypmap_kremove(vm_offset_t va) 1210181641Skmacy{ 1211181641Skmacy pt_entry_t *pte; 1212181641Skmacy 1213181641Skmacy pte = vtopte(va); 1214181641Skmacy PT_CLEAR_VA(pte, FALSE); 1215181641Skmacy} 1216181641Skmacy 1217181641Skmacy/* 1218181641Skmacy * Used to map a range of physical addresses into kernel 1219181641Skmacy * virtual address space. 1220181641Skmacy * 1221181641Skmacy * The value passed in '*virt' is a suggested virtual address for 1222181641Skmacy * the mapping. Architectures which can support a direct-mapped 1223181641Skmacy * physical to virtual region can return the appropriate address 1224181641Skmacy * within that region, leaving '*virt' unchanged. Other 1225181641Skmacy * architectures should map the pages starting at '*virt' and 1226181641Skmacy * update '*virt' with the first usable address after the mapped 1227181641Skmacy * region. 1228181641Skmacy */ 1229181641Skmacyvm_offset_t 1230181641Skmacypmap_map(vm_offset_t *virt, vm_paddr_t start, vm_paddr_t end, int prot) 1231181641Skmacy{ 1232181641Skmacy vm_offset_t va, sva; 1233181641Skmacy 1234181641Skmacy va = sva = *virt; 1235181641Skmacy CTR4(KTR_PMAP, "pmap_map: va=0x%x start=0x%jx end=0x%jx prot=0x%x", 1236181641Skmacy va, start, end, prot); 1237181641Skmacy while (start < end) { 1238181641Skmacy pmap_kenter(va, start); 1239181641Skmacy va += PAGE_SIZE; 1240181641Skmacy start += PAGE_SIZE; 1241181641Skmacy } 1242181641Skmacy pmap_invalidate_range(kernel_pmap, sva, va); 1243181641Skmacy *virt = va; 1244181641Skmacy return (sva); 1245181641Skmacy} 1246181641Skmacy 1247181641Skmacy 1248181641Skmacy/* 1249181641Skmacy * Add a list of wired pages to the kva 1250181641Skmacy * this routine is only used for temporary 1251181641Skmacy * kernel mappings that do not need to have 1252181641Skmacy * page modification or references recorded. 1253181641Skmacy * Note that old mappings are simply written 1254181641Skmacy * over. The page *must* be wired. 1255181641Skmacy * Note: SMP coherent. Uses a ranged shootdown IPI. 1256181641Skmacy */ 1257181641Skmacyvoid 1258181641Skmacypmap_qenter(vm_offset_t sva, vm_page_t *ma, int count) 1259181641Skmacy{ 1260181641Skmacy pt_entry_t *endpte, *pte; 1261181641Skmacy vm_paddr_t pa; 1262181641Skmacy vm_offset_t va = sva; 1263181641Skmacy int mclcount = 0; 1264181641Skmacy multicall_entry_t mcl[16]; 1265181641Skmacy multicall_entry_t *mclp = mcl; 1266181641Skmacy int error; 1267181641Skmacy 1268181641Skmacy CTR2(KTR_PMAP, "pmap_qenter:sva=0x%x count=%d", va, count); 1269181641Skmacy pte = vtopte(sva); 1270181641Skmacy endpte = pte + count; 1271181641Skmacy while (pte < endpte) { 1272215587Scperciva pa = VM_PAGE_TO_MACH(*ma) | pgeflag | PG_RW | PG_V | PG_M | PG_A; 1273181641Skmacy 1274181641Skmacy mclp->op = __HYPERVISOR_update_va_mapping; 1275181641Skmacy mclp->args[0] = va; 1276181641Skmacy mclp->args[1] = (uint32_t)(pa & 0xffffffff); 1277181641Skmacy mclp->args[2] = (uint32_t)(pa >> 32); 1278181641Skmacy mclp->args[3] = (*pte & PG_V) ? UVMF_INVLPG|UVMF_ALL : 0; 1279181641Skmacy 1280181641Skmacy va += PAGE_SIZE; 1281181641Skmacy pte++; 1282181641Skmacy ma++; 1283181641Skmacy mclp++; 1284181641Skmacy mclcount++; 1285181641Skmacy if (mclcount == 16) { 1286181641Skmacy error = HYPERVISOR_multicall(mcl, mclcount); 1287181641Skmacy mclp = mcl; 1288181641Skmacy mclcount = 0; 1289181641Skmacy KASSERT(error == 0, ("bad multicall %d", error)); 1290181641Skmacy } 1291181641Skmacy } 1292181641Skmacy if (mclcount) { 1293181641Skmacy error = HYPERVISOR_multicall(mcl, mclcount); 1294181641Skmacy KASSERT(error == 0, ("bad multicall %d", error)); 1295181641Skmacy } 1296181641Skmacy 1297181641Skmacy#ifdef INVARIANTS 1298181641Skmacy for (pte = vtopte(sva), mclcount = 0; mclcount < count; mclcount++, pte++) 1299181641Skmacy KASSERT(*pte, ("pte not set for va=0x%x", sva + mclcount*PAGE_SIZE)); 1300181641Skmacy#endif 1301181641Skmacy} 1302181641Skmacy 1303181641Skmacy/* 1304181641Skmacy * This routine tears out page mappings from the 1305181641Skmacy * kernel -- it is meant only for temporary mappings. 1306181641Skmacy * Note: SMP coherent. Uses a ranged shootdown IPI. 1307181641Skmacy */ 1308181641Skmacyvoid 1309181641Skmacypmap_qremove(vm_offset_t sva, int count) 1310181641Skmacy{ 1311181641Skmacy vm_offset_t va; 1312181641Skmacy 1313181641Skmacy CTR2(KTR_PMAP, "pmap_qremove: sva=0x%x count=%d", sva, count); 1314181641Skmacy va = sva; 1315241498Salc rw_wlock(&pvh_global_lock); 1316181641Skmacy critical_enter(); 1317181641Skmacy while (count-- > 0) { 1318181641Skmacy pmap_kremove(va); 1319181641Skmacy va += PAGE_SIZE; 1320181641Skmacy } 1321215844Scperciva PT_UPDATES_FLUSH(); 1322181641Skmacy pmap_invalidate_range(kernel_pmap, sva, va); 1323181641Skmacy critical_exit(); 1324241498Salc rw_wunlock(&pvh_global_lock); 1325181641Skmacy} 1326181641Skmacy 1327181641Skmacy/*************************************************** 1328181641Skmacy * Page table page management routines..... 1329181641Skmacy ***************************************************/ 1330181641Skmacystatic __inline void 1331181641Skmacypmap_free_zero_pages(vm_page_t free) 1332181641Skmacy{ 1333181641Skmacy vm_page_t m; 1334181641Skmacy 1335181641Skmacy while (free != NULL) { 1336181641Skmacy m = free; 1337248449Sattilio free = (void *)m->object; 1338248449Sattilio m->object = NULL; 1339181641Skmacy vm_page_free_zero(m); 1340181641Skmacy } 1341181641Skmacy} 1342181641Skmacy 1343181641Skmacy/* 1344240126Salc * Decrements a page table page's wire count, which is used to record the 1345240126Salc * number of valid page table entries within the page. If the wire count 1346240126Salc * drops to zero, then the page table page is unmapped. Returns TRUE if the 1347240126Salc * page table page was unmapped and FALSE otherwise. 1348181641Skmacy */ 1349240126Salcstatic inline boolean_t 1350240126Salcpmap_unwire_ptp(pmap_t pmap, vm_page_t m, vm_page_t *free) 1351181641Skmacy{ 1352181641Skmacy 1353181641Skmacy --m->wire_count; 1354240126Salc if (m->wire_count == 0) { 1355240126Salc _pmap_unwire_ptp(pmap, m, free); 1356240126Salc return (TRUE); 1357240126Salc } else 1358240126Salc return (FALSE); 1359181641Skmacy} 1360181641Skmacy 1361240126Salcstatic void 1362240126Salc_pmap_unwire_ptp(pmap_t pmap, vm_page_t m, vm_page_t *free) 1363181641Skmacy{ 1364181641Skmacy vm_offset_t pteva; 1365181641Skmacy 1366181641Skmacy PT_UPDATES_FLUSH(); 1367181641Skmacy /* 1368181641Skmacy * unmap the page table page 1369181641Skmacy */ 1370181641Skmacy xen_pt_unpin(pmap->pm_pdir[m->pindex]); 1371181641Skmacy /* 1372181641Skmacy * page *might* contain residual mapping :-/ 1373181641Skmacy */ 1374181641Skmacy PD_CLEAR_VA(pmap, m->pindex, TRUE); 1375181641Skmacy pmap_zero_page(m); 1376181641Skmacy --pmap->pm_stats.resident_count; 1377181641Skmacy 1378181641Skmacy /* 1379181641Skmacy * This is a release store so that the ordinary store unmapping 1380181641Skmacy * the page table page is globally performed before TLB shoot- 1381181641Skmacy * down is begun. 1382181641Skmacy */ 1383181641Skmacy atomic_subtract_rel_int(&cnt.v_wire_count, 1); 1384181641Skmacy 1385181641Skmacy /* 1386181641Skmacy * Do an invltlb to make the invalidated mapping 1387181641Skmacy * take effect immediately. 1388181641Skmacy */ 1389181641Skmacy pteva = VM_MAXUSER_ADDRESS + i386_ptob(m->pindex); 1390181641Skmacy pmap_invalidate_page(pmap, pteva); 1391181641Skmacy 1392181641Skmacy /* 1393181641Skmacy * Put page on a list so that it is released after 1394181641Skmacy * *ALL* TLB shootdown is done 1395181641Skmacy */ 1396248449Sattilio m->object = (void *)*free; 1397181641Skmacy *free = m; 1398181641Skmacy} 1399181641Skmacy 1400181641Skmacy/* 1401181641Skmacy * After removing a page table entry, this routine is used to 1402181641Skmacy * conditionally free the page, and manage the hold/wire counts. 1403181641Skmacy */ 1404181641Skmacystatic int 1405181641Skmacypmap_unuse_pt(pmap_t pmap, vm_offset_t va, vm_page_t *free) 1406181641Skmacy{ 1407181641Skmacy pd_entry_t ptepde; 1408181641Skmacy vm_page_t mpte; 1409181641Skmacy 1410181641Skmacy if (va >= VM_MAXUSER_ADDRESS) 1411228923Salc return (0); 1412181641Skmacy ptepde = PT_GET(pmap_pde(pmap, va)); 1413181641Skmacy mpte = PHYS_TO_VM_PAGE(ptepde & PG_FRAME); 1414240126Salc return (pmap_unwire_ptp(pmap, mpte, free)); 1415181641Skmacy} 1416181641Skmacy 1417228923Salc/* 1418228923Salc * Initialize the pmap for the swapper process. 1419228923Salc */ 1420181641Skmacyvoid 1421181641Skmacypmap_pinit0(pmap_t pmap) 1422181641Skmacy{ 1423181641Skmacy 1424181641Skmacy PMAP_LOCK_INIT(pmap); 1425228923Salc /* 1426228923Salc * Since the page table directory is shared with the kernel pmap, 1427228923Salc * which is already included in the list "allpmaps", this pmap does 1428228923Salc * not need to be inserted into that list. 1429228923Salc */ 1430181641Skmacy pmap->pm_pdir = (pd_entry_t *)(KERNBASE + (vm_offset_t)IdlePTD); 1431181641Skmacy#ifdef PAE 1432181641Skmacy pmap->pm_pdpt = (pdpt_entry_t *)(KERNBASE + (vm_offset_t)IdlePDPT); 1433181641Skmacy#endif 1434222813Sattilio CPU_ZERO(&pmap->pm_active); 1435181641Skmacy PCPU_SET(curpmap, pmap); 1436181641Skmacy TAILQ_INIT(&pmap->pm_pvchunk); 1437181641Skmacy bzero(&pmap->pm_stats, sizeof pmap->pm_stats); 1438181641Skmacy} 1439181641Skmacy 1440181641Skmacy/* 1441181641Skmacy * Initialize a preallocated and zeroed pmap structure, 1442181641Skmacy * such as one in a vmspace structure. 1443181641Skmacy */ 1444181641Skmacyint 1445181641Skmacypmap_pinit(pmap_t pmap) 1446181641Skmacy{ 1447181641Skmacy vm_page_t m, ptdpg[NPGPTD + 1]; 1448181641Skmacy int npgptd = NPGPTD + 1; 1449181641Skmacy int i; 1450181641Skmacy 1451216960Scperciva#ifdef HAMFISTED_LOCKING 1452216960Scperciva mtx_lock(&createdelete_lock); 1453216960Scperciva#endif 1454216960Scperciva 1455181641Skmacy /* 1456181641Skmacy * No need to allocate page table space yet but we do need a valid 1457181641Skmacy * page directory table. 1458181641Skmacy */ 1459181641Skmacy if (pmap->pm_pdir == NULL) { 1460254025Sjeff pmap->pm_pdir = (pd_entry_t *)kva_alloc(NBPTD); 1461181641Skmacy if (pmap->pm_pdir == NULL) { 1462216960Scperciva#ifdef HAMFISTED_LOCKING 1463216960Scperciva mtx_unlock(&createdelete_lock); 1464216960Scperciva#endif 1465181641Skmacy return (0); 1466181641Skmacy } 1467215593Scperciva#ifdef PAE 1468254025Sjeff pmap->pm_pdpt = (pd_entry_t *)kva_alloc(1); 1469181641Skmacy#endif 1470181641Skmacy } 1471181641Skmacy 1472181641Skmacy /* 1473181641Skmacy * allocate the page directory page(s) 1474181641Skmacy */ 1475181641Skmacy for (i = 0; i < npgptd;) { 1476226843Salc m = vm_page_alloc(NULL, 0, VM_ALLOC_NORMAL | VM_ALLOC_NOOBJ | 1477226843Salc VM_ALLOC_WIRED | VM_ALLOC_ZERO); 1478181641Skmacy if (m == NULL) 1479181641Skmacy VM_WAIT; 1480181641Skmacy else { 1481181641Skmacy ptdpg[i++] = m; 1482181641Skmacy } 1483181641Skmacy } 1484228923Salc 1485181641Skmacy pmap_qenter((vm_offset_t)pmap->pm_pdir, ptdpg, NPGPTD); 1486228923Salc 1487228923Salc for (i = 0; i < NPGPTD; i++) 1488181641Skmacy if ((ptdpg[i]->flags & PG_ZERO) == 0) 1489228923Salc pagezero(pmap->pm_pdir + (i * NPDEPG)); 1490181641Skmacy 1491181641Skmacy mtx_lock_spin(&allpmaps_lock); 1492181641Skmacy LIST_INSERT_HEAD(&allpmaps, pmap, pm_list); 1493228923Salc /* Copy the kernel page table directory entries. */ 1494228923Salc bcopy(PTD + KPTDI, pmap->pm_pdir + KPTDI, nkpt * sizeof(pd_entry_t)); 1495181641Skmacy mtx_unlock_spin(&allpmaps_lock); 1496181641Skmacy 1497181641Skmacy#ifdef PAE 1498181641Skmacy pmap_qenter((vm_offset_t)pmap->pm_pdpt, &ptdpg[NPGPTD], 1); 1499181641Skmacy if ((ptdpg[NPGPTD]->flags & PG_ZERO) == 0) 1500181641Skmacy bzero(pmap->pm_pdpt, PAGE_SIZE); 1501181641Skmacy for (i = 0; i < NPGPTD; i++) { 1502181641Skmacy vm_paddr_t ma; 1503181641Skmacy 1504215587Scperciva ma = VM_PAGE_TO_MACH(ptdpg[i]); 1505181641Skmacy pmap->pm_pdpt[i] = ma | PG_V; 1506181641Skmacy 1507181641Skmacy } 1508181641Skmacy#endif 1509181641Skmacy for (i = 0; i < NPGPTD; i++) { 1510181641Skmacy pt_entry_t *pd; 1511181641Skmacy vm_paddr_t ma; 1512181641Skmacy 1513215587Scperciva ma = VM_PAGE_TO_MACH(ptdpg[i]); 1514181641Skmacy pd = pmap->pm_pdir + (i * NPDEPG); 1515181641Skmacy PT_SET_MA(pd, *vtopte((vm_offset_t)pd) & ~(PG_M|PG_A|PG_U|PG_RW)); 1516181641Skmacy#if 0 1517181641Skmacy xen_pgd_pin(ma); 1518181641Skmacy#endif 1519181641Skmacy } 1520181641Skmacy 1521181641Skmacy#ifdef PAE 1522181641Skmacy PT_SET_MA(pmap->pm_pdpt, *vtopte((vm_offset_t)pmap->pm_pdpt) & ~PG_RW); 1523181641Skmacy#endif 1524241498Salc rw_wlock(&pvh_global_lock); 1525181641Skmacy xen_flush_queue(); 1526215587Scperciva xen_pgdpt_pin(VM_PAGE_TO_MACH(ptdpg[NPGPTD])); 1527181641Skmacy for (i = 0; i < NPGPTD; i++) { 1528215587Scperciva vm_paddr_t ma = VM_PAGE_TO_MACH(ptdpg[i]); 1529181641Skmacy PT_SET_VA_MA(&pmap->pm_pdir[PTDPTDI + i], ma | PG_V | PG_A, FALSE); 1530181641Skmacy } 1531181641Skmacy xen_flush_queue(); 1532241498Salc rw_wunlock(&pvh_global_lock); 1533222813Sattilio CPU_ZERO(&pmap->pm_active); 1534181641Skmacy TAILQ_INIT(&pmap->pm_pvchunk); 1535181641Skmacy bzero(&pmap->pm_stats, sizeof pmap->pm_stats); 1536181641Skmacy 1537216960Scperciva#ifdef HAMFISTED_LOCKING 1538216960Scperciva mtx_unlock(&createdelete_lock); 1539216960Scperciva#endif 1540181641Skmacy return (1); 1541181641Skmacy} 1542181641Skmacy 1543181641Skmacy/* 1544181641Skmacy * this routine is called if the page table page is not 1545181641Skmacy * mapped correctly. 1546181641Skmacy */ 1547181641Skmacystatic vm_page_t 1548270439Skib_pmap_allocpte(pmap_t pmap, u_int ptepindex, u_int flags) 1549181641Skmacy{ 1550181641Skmacy vm_paddr_t ptema; 1551181641Skmacy vm_page_t m; 1552181641Skmacy 1553181641Skmacy /* 1554181641Skmacy * Allocate a page table page. 1555181641Skmacy */ 1556181641Skmacy if ((m = vm_page_alloc(NULL, ptepindex, VM_ALLOC_NOOBJ | 1557181641Skmacy VM_ALLOC_WIRED | VM_ALLOC_ZERO)) == NULL) { 1558270439Skib if ((flags & PMAP_ENTER_NOSLEEP) == 0) { 1559181641Skmacy PMAP_UNLOCK(pmap); 1560241498Salc rw_wunlock(&pvh_global_lock); 1561181641Skmacy VM_WAIT; 1562241498Salc rw_wlock(&pvh_global_lock); 1563181641Skmacy PMAP_LOCK(pmap); 1564181641Skmacy } 1565181641Skmacy 1566181641Skmacy /* 1567181641Skmacy * Indicate the need to retry. While waiting, the page table 1568181641Skmacy * page may have been allocated. 1569181641Skmacy */ 1570181641Skmacy return (NULL); 1571181641Skmacy } 1572181641Skmacy if ((m->flags & PG_ZERO) == 0) 1573181641Skmacy pmap_zero_page(m); 1574181641Skmacy 1575181641Skmacy /* 1576181641Skmacy * Map the pagetable page into the process address space, if 1577181641Skmacy * it isn't already there. 1578181641Skmacy */ 1579228923Salc 1580181641Skmacy pmap->pm_stats.resident_count++; 1581181641Skmacy 1582215587Scperciva ptema = VM_PAGE_TO_MACH(m); 1583181641Skmacy xen_pt_pin(ptema); 1584181641Skmacy PT_SET_VA_MA(&pmap->pm_pdir[ptepindex], 1585181641Skmacy (ptema | PG_U | PG_RW | PG_V | PG_A | PG_M), TRUE); 1586181641Skmacy 1587181641Skmacy KASSERT(pmap->pm_pdir[ptepindex], 1588181641Skmacy ("_pmap_allocpte: ptepindex=%d did not get mapped", ptepindex)); 1589181641Skmacy return (m); 1590181641Skmacy} 1591181641Skmacy 1592181641Skmacystatic vm_page_t 1593270439Skibpmap_allocpte(pmap_t pmap, vm_offset_t va, u_int flags) 1594181641Skmacy{ 1595228923Salc u_int ptepindex; 1596181641Skmacy pd_entry_t ptema; 1597181641Skmacy vm_page_t m; 1598181641Skmacy 1599181641Skmacy /* 1600181641Skmacy * Calculate pagetable page index 1601181641Skmacy */ 1602181641Skmacy ptepindex = va >> PDRSHIFT; 1603181641Skmacyretry: 1604181641Skmacy /* 1605181641Skmacy * Get the page directory entry 1606181641Skmacy */ 1607181641Skmacy ptema = pmap->pm_pdir[ptepindex]; 1608181641Skmacy 1609181641Skmacy /* 1610181641Skmacy * This supports switching from a 4MB page to a 1611181641Skmacy * normal 4K page. 1612181641Skmacy */ 1613181641Skmacy if (ptema & PG_PS) { 1614181641Skmacy /* 1615181641Skmacy * XXX 1616181641Skmacy */ 1617181641Skmacy pmap->pm_pdir[ptepindex] = 0; 1618181641Skmacy ptema = 0; 1619181641Skmacy pmap->pm_stats.resident_count -= NBPDR / PAGE_SIZE; 1620181641Skmacy pmap_invalidate_all(kernel_pmap); 1621181641Skmacy } 1622181641Skmacy 1623181641Skmacy /* 1624181641Skmacy * If the page table page is mapped, we just increment the 1625181641Skmacy * hold count, and activate it. 1626181641Skmacy */ 1627181641Skmacy if (ptema & PG_V) { 1628181641Skmacy m = PHYS_TO_VM_PAGE(xpmap_mtop(ptema) & PG_FRAME); 1629181641Skmacy m->wire_count++; 1630181641Skmacy } else { 1631181641Skmacy /* 1632181641Skmacy * Here if the pte page isn't mapped, or if it has 1633181641Skmacy * been deallocated. 1634181641Skmacy */ 1635181641Skmacy CTR3(KTR_PMAP, "pmap_allocpte: pmap=%p va=0x%08x flags=0x%x", 1636181641Skmacy pmap, va, flags); 1637181641Skmacy m = _pmap_allocpte(pmap, ptepindex, flags); 1638270439Skib if (m == NULL && (flags & PMAP_ENTER_NOSLEEP) == 0) 1639181641Skmacy goto retry; 1640181641Skmacy 1641181641Skmacy KASSERT(pmap->pm_pdir[ptepindex], ("ptepindex=%d did not get mapped", ptepindex)); 1642181641Skmacy } 1643181641Skmacy return (m); 1644181641Skmacy} 1645181641Skmacy 1646181641Skmacy 1647181641Skmacy/*************************************************** 1648181641Skmacy* Pmap allocation/deallocation routines. 1649181641Skmacy ***************************************************/ 1650181641Skmacy 1651181641Skmacy#ifdef SMP 1652181641Skmacy/* 1653181641Skmacy * Deal with a SMP shootdown of other users of the pmap that we are 1654181641Skmacy * trying to dispose of. This can be a bit hairy. 1655181641Skmacy */ 1656222813Sattiliostatic cpuset_t *lazymask; 1657181641Skmacystatic u_int lazyptd; 1658181641Skmacystatic volatile u_int lazywait; 1659181641Skmacy 1660181641Skmacyvoid pmap_lazyfix_action(void); 1661181641Skmacy 1662181641Skmacyvoid 1663181641Skmacypmap_lazyfix_action(void) 1664181641Skmacy{ 1665181641Skmacy 1666181641Skmacy#ifdef COUNT_IPIS 1667181641Skmacy (*ipi_lazypmap_counts[PCPU_GET(cpuid)])++; 1668181641Skmacy#endif 1669181641Skmacy if (rcr3() == lazyptd) 1670181641Skmacy load_cr3(PCPU_GET(curpcb)->pcb_cr3); 1671222813Sattilio CPU_CLR_ATOMIC(PCPU_GET(cpuid), lazymask); 1672181641Skmacy atomic_store_rel_int(&lazywait, 1); 1673181641Skmacy} 1674181641Skmacy 1675181641Skmacystatic void 1676223758Sattiliopmap_lazyfix_self(u_int cpuid) 1677181641Skmacy{ 1678181641Skmacy 1679181641Skmacy if (rcr3() == lazyptd) 1680181641Skmacy load_cr3(PCPU_GET(curpcb)->pcb_cr3); 1681223758Sattilio CPU_CLR_ATOMIC(cpuid, lazymask); 1682181641Skmacy} 1683181641Skmacy 1684181641Skmacy 1685181641Skmacystatic void 1686181641Skmacypmap_lazyfix(pmap_t pmap) 1687181641Skmacy{ 1688222813Sattilio cpuset_t mymask, mask; 1689223758Sattilio u_int cpuid, spins; 1690222813Sattilio int lsb; 1691181641Skmacy 1692222813Sattilio mask = pmap->pm_active; 1693222813Sattilio while (!CPU_EMPTY(&mask)) { 1694181641Skmacy spins = 50000000; 1695222813Sattilio 1696222813Sattilio /* Find least significant set bit. */ 1697251703Sjeff lsb = CPU_FFS(&mask); 1698222813Sattilio MPASS(lsb != 0); 1699222813Sattilio lsb--; 1700222813Sattilio CPU_SETOF(lsb, &mask); 1701181641Skmacy mtx_lock_spin(&smp_ipi_mtx); 1702181641Skmacy#ifdef PAE 1703181641Skmacy lazyptd = vtophys(pmap->pm_pdpt); 1704181641Skmacy#else 1705181641Skmacy lazyptd = vtophys(pmap->pm_pdir); 1706181641Skmacy#endif 1707223758Sattilio cpuid = PCPU_GET(cpuid); 1708223758Sattilio 1709223758Sattilio /* Use a cpuset just for having an easy check. */ 1710223758Sattilio CPU_SETOF(cpuid, &mymask); 1711222813Sattilio if (!CPU_CMP(&mask, &mymask)) { 1712181641Skmacy lazymask = &pmap->pm_active; 1713223758Sattilio pmap_lazyfix_self(cpuid); 1714181641Skmacy } else { 1715181641Skmacy atomic_store_rel_int((u_int *)&lazymask, 1716181641Skmacy (u_int)&pmap->pm_active); 1717181641Skmacy atomic_store_rel_int(&lazywait, 0); 1718181641Skmacy ipi_selected(mask, IPI_LAZYPMAP); 1719181641Skmacy while (lazywait == 0) { 1720181641Skmacy ia32_pause(); 1721181641Skmacy if (--spins == 0) 1722181641Skmacy break; 1723181641Skmacy } 1724181641Skmacy } 1725181641Skmacy mtx_unlock_spin(&smp_ipi_mtx); 1726181641Skmacy if (spins == 0) 1727181641Skmacy printf("pmap_lazyfix: spun for 50000000\n"); 1728222813Sattilio mask = pmap->pm_active; 1729181641Skmacy } 1730181641Skmacy} 1731181641Skmacy 1732181641Skmacy#else /* SMP */ 1733181641Skmacy 1734181641Skmacy/* 1735181641Skmacy * Cleaning up on uniprocessor is easy. For various reasons, we're 1736181641Skmacy * unlikely to have to even execute this code, including the fact 1737181641Skmacy * that the cleanup is deferred until the parent does a wait(2), which 1738181641Skmacy * means that another userland process has run. 1739181641Skmacy */ 1740181641Skmacystatic void 1741181641Skmacypmap_lazyfix(pmap_t pmap) 1742181641Skmacy{ 1743181641Skmacy u_int cr3; 1744181641Skmacy 1745181641Skmacy cr3 = vtophys(pmap->pm_pdir); 1746181641Skmacy if (cr3 == rcr3()) { 1747181641Skmacy load_cr3(PCPU_GET(curpcb)->pcb_cr3); 1748222813Sattilio CPU_CLR(PCPU_GET(cpuid), &pmap->pm_active); 1749181641Skmacy } 1750181641Skmacy} 1751181641Skmacy#endif /* SMP */ 1752181641Skmacy 1753181641Skmacy/* 1754181641Skmacy * Release any resources held by the given physical map. 1755181641Skmacy * Called when a pmap initialized by pmap_pinit is being released. 1756181641Skmacy * Should only be called if the map contains no valid mappings. 1757181641Skmacy */ 1758181641Skmacyvoid 1759181641Skmacypmap_release(pmap_t pmap) 1760181641Skmacy{ 1761181641Skmacy vm_page_t m, ptdpg[2*NPGPTD+1]; 1762181641Skmacy vm_paddr_t ma; 1763181641Skmacy int i; 1764181641Skmacy#ifdef PAE 1765181641Skmacy int npgptd = NPGPTD + 1; 1766181641Skmacy#else 1767181641Skmacy int npgptd = NPGPTD; 1768181641Skmacy#endif 1769228923Salc 1770181641Skmacy KASSERT(pmap->pm_stats.resident_count == 0, 1771181641Skmacy ("pmap_release: pmap resident count %ld != 0", 1772181641Skmacy pmap->pm_stats.resident_count)); 1773181641Skmacy PT_UPDATES_FLUSH(); 1774181641Skmacy 1775216960Scperciva#ifdef HAMFISTED_LOCKING 1776216960Scperciva mtx_lock(&createdelete_lock); 1777216960Scperciva#endif 1778216960Scperciva 1779181641Skmacy pmap_lazyfix(pmap); 1780181641Skmacy mtx_lock_spin(&allpmaps_lock); 1781181641Skmacy LIST_REMOVE(pmap, pm_list); 1782181641Skmacy mtx_unlock_spin(&allpmaps_lock); 1783181641Skmacy 1784181641Skmacy for (i = 0; i < NPGPTD; i++) 1785181641Skmacy ptdpg[i] = PHYS_TO_VM_PAGE(vtophys(pmap->pm_pdir + (i*NPDEPG)) & PG_FRAME); 1786181641Skmacy pmap_qremove((vm_offset_t)pmap->pm_pdir, NPGPTD); 1787215593Scperciva#ifdef PAE 1788181641Skmacy ptdpg[NPGPTD] = PHYS_TO_VM_PAGE(vtophys(pmap->pm_pdpt)); 1789181641Skmacy#endif 1790181641Skmacy 1791181641Skmacy for (i = 0; i < npgptd; i++) { 1792181641Skmacy m = ptdpg[i]; 1793215587Scperciva ma = VM_PAGE_TO_MACH(m); 1794181641Skmacy /* unpinning L1 and L2 treated the same */ 1795215525Scperciva#if 0 1796181641Skmacy xen_pgd_unpin(ma); 1797215525Scperciva#else 1798215525Scperciva if (i == NPGPTD) 1799215525Scperciva xen_pgd_unpin(ma); 1800215525Scperciva#endif 1801181641Skmacy#ifdef PAE 1802215470Scperciva if (i < NPGPTD) 1803215587Scperciva KASSERT(VM_PAGE_TO_MACH(m) == (pmap->pm_pdpt[i] & PG_FRAME), 1804215470Scperciva ("pmap_release: got wrong ptd page")); 1805181641Skmacy#endif 1806181641Skmacy m->wire_count--; 1807181641Skmacy atomic_subtract_int(&cnt.v_wire_count, 1); 1808181641Skmacy vm_page_free(m); 1809181641Skmacy } 1810215472Scperciva#ifdef PAE 1811215472Scperciva pmap_qremove((vm_offset_t)pmap->pm_pdpt, 1); 1812215472Scperciva#endif 1813216960Scperciva 1814216960Scperciva#ifdef HAMFISTED_LOCKING 1815216960Scperciva mtx_unlock(&createdelete_lock); 1816216960Scperciva#endif 1817181641Skmacy} 1818181641Skmacy 1819181641Skmacystatic int 1820181641Skmacykvm_size(SYSCTL_HANDLER_ARGS) 1821181641Skmacy{ 1822181641Skmacy unsigned long ksize = VM_MAX_KERNEL_ADDRESS - KERNBASE; 1823181641Skmacy 1824228923Salc return (sysctl_handle_long(oidp, &ksize, 0, req)); 1825181641Skmacy} 1826181641SkmacySYSCTL_PROC(_vm, OID_AUTO, kvm_size, CTLTYPE_LONG|CTLFLAG_RD, 1827181641Skmacy 0, 0, kvm_size, "IU", "Size of KVM"); 1828181641Skmacy 1829181641Skmacystatic int 1830181641Skmacykvm_free(SYSCTL_HANDLER_ARGS) 1831181641Skmacy{ 1832181641Skmacy unsigned long kfree = VM_MAX_KERNEL_ADDRESS - kernel_vm_end; 1833181641Skmacy 1834228923Salc return (sysctl_handle_long(oidp, &kfree, 0, req)); 1835181641Skmacy} 1836181641SkmacySYSCTL_PROC(_vm, OID_AUTO, kvm_free, CTLTYPE_LONG|CTLFLAG_RD, 1837181641Skmacy 0, 0, kvm_free, "IU", "Amount of KVM free"); 1838181641Skmacy 1839181641Skmacy/* 1840181641Skmacy * grow the number of kernel page table entries, if needed 1841181641Skmacy */ 1842181641Skmacyvoid 1843181641Skmacypmap_growkernel(vm_offset_t addr) 1844181641Skmacy{ 1845181641Skmacy struct pmap *pmap; 1846181641Skmacy vm_paddr_t ptppaddr; 1847181641Skmacy vm_page_t nkpg; 1848181641Skmacy pd_entry_t newpdir; 1849181641Skmacy 1850181641Skmacy mtx_assert(&kernel_map->system_mtx, MA_OWNED); 1851181641Skmacy if (kernel_vm_end == 0) { 1852181641Skmacy kernel_vm_end = KERNBASE; 1853181641Skmacy nkpt = 0; 1854181641Skmacy while (pdir_pde(PTD, kernel_vm_end)) { 1855181641Skmacy kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1); 1856181641Skmacy nkpt++; 1857181641Skmacy if (kernel_vm_end - 1 >= kernel_map->max_offset) { 1858181641Skmacy kernel_vm_end = kernel_map->max_offset; 1859181641Skmacy break; 1860181641Skmacy } 1861181641Skmacy } 1862181641Skmacy } 1863228923Salc addr = roundup2(addr, NBPDR); 1864181641Skmacy if (addr - 1 >= kernel_map->max_offset) 1865181641Skmacy addr = kernel_map->max_offset; 1866181641Skmacy while (kernel_vm_end < addr) { 1867181641Skmacy if (pdir_pde(PTD, kernel_vm_end)) { 1868228923Salc kernel_vm_end = (kernel_vm_end + NBPDR) & ~PDRMASK; 1869181641Skmacy if (kernel_vm_end - 1 >= kernel_map->max_offset) { 1870181641Skmacy kernel_vm_end = kernel_map->max_offset; 1871181641Skmacy break; 1872181641Skmacy } 1873181641Skmacy continue; 1874181641Skmacy } 1875181641Skmacy 1876228923Salc nkpg = vm_page_alloc(NULL, kernel_vm_end >> PDRSHIFT, 1877228923Salc VM_ALLOC_INTERRUPT | VM_ALLOC_NOOBJ | VM_ALLOC_WIRED | 1878228923Salc VM_ALLOC_ZERO); 1879228923Salc if (nkpg == NULL) 1880181641Skmacy panic("pmap_growkernel: no memory to grow kernel"); 1881181641Skmacy 1882181641Skmacy nkpt++; 1883181641Skmacy 1884228923Salc if ((nkpg->flags & PG_ZERO) == 0) 1885228923Salc pmap_zero_page(nkpg); 1886181641Skmacy ptppaddr = VM_PAGE_TO_PHYS(nkpg); 1887181641Skmacy newpdir = (pd_entry_t) (ptppaddr | PG_V | PG_RW | PG_A | PG_M); 1888241498Salc rw_wlock(&pvh_global_lock); 1889181641Skmacy PD_SET_VA(kernel_pmap, (kernel_vm_end >> PDRSHIFT), newpdir, TRUE); 1890181641Skmacy mtx_lock_spin(&allpmaps_lock); 1891181641Skmacy LIST_FOREACH(pmap, &allpmaps, pm_list) 1892181641Skmacy PD_SET_VA(pmap, (kernel_vm_end >> PDRSHIFT), newpdir, TRUE); 1893181641Skmacy 1894181641Skmacy mtx_unlock_spin(&allpmaps_lock); 1895241498Salc rw_wunlock(&pvh_global_lock); 1896181946Skmacy 1897228923Salc kernel_vm_end = (kernel_vm_end + NBPDR) & ~PDRMASK; 1898181641Skmacy if (kernel_vm_end - 1 >= kernel_map->max_offset) { 1899181641Skmacy kernel_vm_end = kernel_map->max_offset; 1900181641Skmacy break; 1901181641Skmacy } 1902181641Skmacy } 1903181641Skmacy} 1904181641Skmacy 1905181641Skmacy 1906181641Skmacy/*************************************************** 1907181641Skmacy * page management routines. 1908181641Skmacy ***************************************************/ 1909181641Skmacy 1910181641SkmacyCTASSERT(sizeof(struct pv_chunk) == PAGE_SIZE); 1911181641SkmacyCTASSERT(_NPCM == 11); 1912236291SalcCTASSERT(_NPCPV == 336); 1913181641Skmacy 1914181641Skmacystatic __inline struct pv_chunk * 1915181641Skmacypv_to_chunk(pv_entry_t pv) 1916181641Skmacy{ 1917181641Skmacy 1918228923Salc return ((struct pv_chunk *)((uintptr_t)pv & ~(uintptr_t)PAGE_MASK)); 1919181641Skmacy} 1920181641Skmacy 1921181641Skmacy#define PV_PMAP(pv) (pv_to_chunk(pv)->pc_pmap) 1922181641Skmacy 1923181641Skmacy#define PC_FREE0_9 0xfffffffful /* Free values for index 0 through 9 */ 1924181641Skmacy#define PC_FREE10 0x0000fffful /* Free values for index 10 */ 1925181641Skmacy 1926236534Salcstatic const uint32_t pc_freemask[_NPCM] = { 1927181641Skmacy PC_FREE0_9, PC_FREE0_9, PC_FREE0_9, 1928181641Skmacy PC_FREE0_9, PC_FREE0_9, PC_FREE0_9, 1929181641Skmacy PC_FREE0_9, PC_FREE0_9, PC_FREE0_9, 1930181641Skmacy PC_FREE0_9, PC_FREE10 1931181641Skmacy}; 1932181641Skmacy 1933181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_count, CTLFLAG_RD, &pv_entry_count, 0, 1934181641Skmacy "Current number of pv entries"); 1935181641Skmacy 1936181641Skmacy#ifdef PV_STATS 1937181641Skmacystatic int pc_chunk_count, pc_chunk_allocs, pc_chunk_frees, pc_chunk_tryfail; 1938181641Skmacy 1939181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_count, CTLFLAG_RD, &pc_chunk_count, 0, 1940181641Skmacy "Current number of pv entry chunks"); 1941181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_allocs, CTLFLAG_RD, &pc_chunk_allocs, 0, 1942181641Skmacy "Current number of pv entry chunks allocated"); 1943181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_frees, CTLFLAG_RD, &pc_chunk_frees, 0, 1944181641Skmacy "Current number of pv entry chunks frees"); 1945181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_tryfail, CTLFLAG_RD, &pc_chunk_tryfail, 0, 1946181641Skmacy "Number of times tried to get a chunk page but failed."); 1947181641Skmacy 1948181641Skmacystatic long pv_entry_frees, pv_entry_allocs; 1949181641Skmacystatic int pv_entry_spare; 1950181641Skmacy 1951181641SkmacySYSCTL_LONG(_vm_pmap, OID_AUTO, pv_entry_frees, CTLFLAG_RD, &pv_entry_frees, 0, 1952181641Skmacy "Current number of pv entry frees"); 1953181641SkmacySYSCTL_LONG(_vm_pmap, OID_AUTO, pv_entry_allocs, CTLFLAG_RD, &pv_entry_allocs, 0, 1954181641Skmacy "Current number of pv entry allocs"); 1955181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_spare, CTLFLAG_RD, &pv_entry_spare, 0, 1956181641Skmacy "Current number of spare pv entries"); 1957181641Skmacy#endif 1958181641Skmacy 1959181641Skmacy/* 1960181641Skmacy * We are in a serious low memory condition. Resort to 1961181641Skmacy * drastic measures to free some pages so we can allocate 1962236240Salc * another pv entry chunk. 1963181641Skmacy */ 1964236240Salcstatic vm_page_t 1965236240Salcpmap_pv_reclaim(pmap_t locked_pmap) 1966181641Skmacy{ 1967236240Salc struct pch newtail; 1968236240Salc struct pv_chunk *pc; 1969181641Skmacy pmap_t pmap; 1970181641Skmacy pt_entry_t *pte, tpte; 1971236240Salc pv_entry_t pv; 1972181641Skmacy vm_offset_t va; 1973236240Salc vm_page_t free, m, m_pc; 1974236534Salc uint32_t inuse; 1975236240Salc int bit, field, freed; 1976181641Skmacy 1977236240Salc PMAP_LOCK_ASSERT(locked_pmap, MA_OWNED); 1978236240Salc pmap = NULL; 1979236240Salc free = m_pc = NULL; 1980236240Salc TAILQ_INIT(&newtail); 1981236240Salc while ((pc = TAILQ_FIRST(&pv_chunks)) != NULL && (pv_vafree == 0 || 1982236240Salc free == NULL)) { 1983236240Salc TAILQ_REMOVE(&pv_chunks, pc, pc_lru); 1984236240Salc if (pmap != pc->pc_pmap) { 1985236240Salc if (pmap != NULL) { 1986236240Salc pmap_invalidate_all(pmap); 1987236240Salc if (pmap != locked_pmap) 1988236240Salc PMAP_UNLOCK(pmap); 1989236240Salc } 1990236240Salc pmap = pc->pc_pmap; 1991181641Skmacy /* Avoid deadlock and lock recursion. */ 1992181641Skmacy if (pmap > locked_pmap) 1993181641Skmacy PMAP_LOCK(pmap); 1994236240Salc else if (pmap != locked_pmap && !PMAP_TRYLOCK(pmap)) { 1995236240Salc pmap = NULL; 1996236240Salc TAILQ_INSERT_TAIL(&newtail, pc, pc_lru); 1997181641Skmacy continue; 1998236240Salc } 1999181641Skmacy } 2000236240Salc 2001236240Salc /* 2002236240Salc * Destroy every non-wired, 4 KB page mapping in the chunk. 2003236240Salc */ 2004236240Salc freed = 0; 2005236240Salc for (field = 0; field < _NPCM; field++) { 2006236240Salc for (inuse = ~pc->pc_map[field] & pc_freemask[field]; 2007236240Salc inuse != 0; inuse &= ~(1UL << bit)) { 2008236240Salc bit = bsfl(inuse); 2009236240Salc pv = &pc->pc_pventry[field * 32 + bit]; 2010236240Salc va = pv->pv_va; 2011241353Salc pte = pmap_pte(pmap, va); 2012241353Salc tpte = *pte; 2013241353Salc if ((tpte & PG_W) == 0) 2014241353Salc tpte = pte_load_clear(pte); 2015241353Salc pmap_pte_release(pte); 2016241353Salc if ((tpte & PG_W) != 0) 2017236240Salc continue; 2018241400Salc KASSERT(tpte != 0, 2019241400Salc ("pmap_pv_reclaim: pmap %p va %x zero pte", 2020241400Salc pmap, va)); 2021236240Salc if ((tpte & PG_G) != 0) 2022236240Salc pmap_invalidate_page(pmap, va); 2023236240Salc m = PHYS_TO_VM_PAGE(tpte & PG_FRAME); 2024236240Salc if ((tpte & (PG_M | PG_RW)) == (PG_M | PG_RW)) 2025236240Salc vm_page_dirty(m); 2026236240Salc if ((tpte & PG_A) != 0) 2027236240Salc vm_page_aflag_set(m, PGA_REFERENCED); 2028247678Sattilio TAILQ_REMOVE(&m->md.pv_list, pv, pv_next); 2029236240Salc if (TAILQ_EMPTY(&m->md.pv_list)) 2030236240Salc vm_page_aflag_clear(m, PGA_WRITEABLE); 2031236534Salc pc->pc_map[field] |= 1UL << bit; 2032236240Salc pmap_unuse_pt(pmap, va, &free); 2033236240Salc freed++; 2034236240Salc } 2035236240Salc } 2036236240Salc if (freed == 0) { 2037236240Salc TAILQ_INSERT_TAIL(&newtail, pc, pc_lru); 2038236240Salc continue; 2039236240Salc } 2040236534Salc /* Every freed mapping is for a 4 KB page. */ 2041236240Salc pmap->pm_stats.resident_count -= freed; 2042236240Salc PV_STAT(pv_entry_frees += freed); 2043236240Salc PV_STAT(pv_entry_spare += freed); 2044236240Salc pv_entry_count -= freed; 2045236240Salc TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list); 2046236240Salc for (field = 0; field < _NPCM; field++) 2047236240Salc if (pc->pc_map[field] != pc_freemask[field]) { 2048236240Salc TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, 2049236240Salc pc_list); 2050236240Salc TAILQ_INSERT_TAIL(&newtail, pc, pc_lru); 2051236240Salc 2052236240Salc /* 2053236240Salc * One freed pv entry in locked_pmap is 2054236240Salc * sufficient. 2055236240Salc */ 2056236240Salc if (pmap == locked_pmap) 2057236240Salc goto out; 2058236240Salc break; 2059236240Salc } 2060236240Salc if (field == _NPCM) { 2061236240Salc PV_STAT(pv_entry_spare -= _NPCPV); 2062236240Salc PV_STAT(pc_chunk_count--); 2063236240Salc PV_STAT(pc_chunk_frees++); 2064236240Salc /* Entire chunk is free; return it. */ 2065236240Salc m_pc = PHYS_TO_VM_PAGE(pmap_kextract((vm_offset_t)pc)); 2066236240Salc pmap_qremove((vm_offset_t)pc, 1); 2067236240Salc pmap_ptelist_free(&pv_vafree, (vm_offset_t)pc); 2068236240Salc break; 2069236240Salc } 2070181641Skmacy } 2071236240Salcout: 2072236240Salc TAILQ_CONCAT(&pv_chunks, &newtail, pc_lru); 2073236240Salc if (pmap != NULL) { 2074236240Salc pmap_invalidate_all(pmap); 2075236240Salc if (pmap != locked_pmap) 2076236240Salc PMAP_UNLOCK(pmap); 2077236240Salc } 2078236240Salc if (m_pc == NULL && pv_vafree != 0 && free != NULL) { 2079236240Salc m_pc = free; 2080248449Sattilio free = (void *)m_pc->object; 2081236240Salc /* Recycle a freed page table page. */ 2082236240Salc m_pc->wire_count = 1; 2083236240Salc atomic_add_int(&cnt.v_wire_count, 1); 2084236240Salc } 2085236240Salc pmap_free_zero_pages(free); 2086236240Salc return (m_pc); 2087181641Skmacy} 2088181641Skmacy 2089181641Skmacy/* 2090181641Skmacy * free the pv_entry back to the free list 2091181641Skmacy */ 2092181641Skmacystatic void 2093181641Skmacyfree_pv_entry(pmap_t pmap, pv_entry_t pv) 2094181641Skmacy{ 2095181641Skmacy struct pv_chunk *pc; 2096181641Skmacy int idx, field, bit; 2097181641Skmacy 2098241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2099181641Skmacy PMAP_LOCK_ASSERT(pmap, MA_OWNED); 2100181641Skmacy PV_STAT(pv_entry_frees++); 2101181641Skmacy PV_STAT(pv_entry_spare++); 2102181641Skmacy pv_entry_count--; 2103181641Skmacy pc = pv_to_chunk(pv); 2104181641Skmacy idx = pv - &pc->pc_pventry[0]; 2105181641Skmacy field = idx / 32; 2106181641Skmacy bit = idx % 32; 2107181641Skmacy pc->pc_map[field] |= 1ul << bit; 2108181641Skmacy for (idx = 0; idx < _NPCM; idx++) 2109228923Salc if (pc->pc_map[idx] != pc_freemask[idx]) { 2110236534Salc /* 2111236534Salc * 98% of the time, pc is already at the head of the 2112236534Salc * list. If it isn't already, move it to the head. 2113236534Salc */ 2114236534Salc if (__predict_false(TAILQ_FIRST(&pmap->pm_pvchunk) != 2115236534Salc pc)) { 2116236534Salc TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list); 2117236534Salc TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, 2118236534Salc pc_list); 2119236534Salc } 2120181641Skmacy return; 2121228923Salc } 2122236534Salc TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list); 2123236378Salc free_pv_chunk(pc); 2124236378Salc} 2125236378Salc 2126236378Salcstatic void 2127236378Salcfree_pv_chunk(struct pv_chunk *pc) 2128236378Salc{ 2129236378Salc vm_page_t m; 2130236378Salc 2131236240Salc TAILQ_REMOVE(&pv_chunks, pc, pc_lru); 2132181641Skmacy PV_STAT(pv_entry_spare -= _NPCPV); 2133181641Skmacy PV_STAT(pc_chunk_count--); 2134181641Skmacy PV_STAT(pc_chunk_frees++); 2135181641Skmacy /* entire chunk is free, return it */ 2136181641Skmacy m = PHYS_TO_VM_PAGE(pmap_kextract((vm_offset_t)pc)); 2137181641Skmacy pmap_qremove((vm_offset_t)pc, 1); 2138181641Skmacy vm_page_unwire(m, 0); 2139181641Skmacy vm_page_free(m); 2140181641Skmacy pmap_ptelist_free(&pv_vafree, (vm_offset_t)pc); 2141181641Skmacy} 2142181641Skmacy 2143181641Skmacy/* 2144181641Skmacy * get a new pv_entry, allocating a block from the system 2145181641Skmacy * when needed. 2146181641Skmacy */ 2147181641Skmacystatic pv_entry_t 2148236291Salcget_pv_entry(pmap_t pmap, boolean_t try) 2149181641Skmacy{ 2150181641Skmacy static const struct timeval printinterval = { 60, 0 }; 2151181641Skmacy static struct timeval lastprint; 2152181641Skmacy int bit, field; 2153181641Skmacy pv_entry_t pv; 2154181641Skmacy struct pv_chunk *pc; 2155181641Skmacy vm_page_t m; 2156181641Skmacy 2157181641Skmacy PMAP_LOCK_ASSERT(pmap, MA_OWNED); 2158241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2159181641Skmacy PV_STAT(pv_entry_allocs++); 2160181641Skmacy pv_entry_count++; 2161181641Skmacy if (pv_entry_count > pv_entry_high_water) 2162181641Skmacy if (ratecheck(&lastprint, &printinterval)) 2163181641Skmacy printf("Approaching the limit on PV entries, consider " 2164181641Skmacy "increasing either the vm.pmap.shpgperproc or the " 2165181641Skmacy "vm.pmap.pv_entry_max tunable.\n"); 2166181641Skmacyretry: 2167181641Skmacy pc = TAILQ_FIRST(&pmap->pm_pvchunk); 2168181641Skmacy if (pc != NULL) { 2169181641Skmacy for (field = 0; field < _NPCM; field++) { 2170181641Skmacy if (pc->pc_map[field]) { 2171181641Skmacy bit = bsfl(pc->pc_map[field]); 2172181641Skmacy break; 2173181641Skmacy } 2174181641Skmacy } 2175181641Skmacy if (field < _NPCM) { 2176181641Skmacy pv = &pc->pc_pventry[field * 32 + bit]; 2177181641Skmacy pc->pc_map[field] &= ~(1ul << bit); 2178181641Skmacy /* If this was the last item, move it to tail */ 2179181641Skmacy for (field = 0; field < _NPCM; field++) 2180181641Skmacy if (pc->pc_map[field] != 0) { 2181181641Skmacy PV_STAT(pv_entry_spare--); 2182181641Skmacy return (pv); /* not full, return */ 2183181641Skmacy } 2184181641Skmacy TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list); 2185181641Skmacy TAILQ_INSERT_TAIL(&pmap->pm_pvchunk, pc, pc_list); 2186181641Skmacy PV_STAT(pv_entry_spare--); 2187181641Skmacy return (pv); 2188181641Skmacy } 2189181641Skmacy } 2190181641Skmacy /* 2191181641Skmacy * Access to the ptelist "pv_vafree" is synchronized by the page 2192181641Skmacy * queues lock. If "pv_vafree" is currently non-empty, it will 2193181641Skmacy * remain non-empty until pmap_ptelist_alloc() completes. 2194181641Skmacy */ 2195236240Salc if (pv_vafree == 0 || (m = vm_page_alloc(NULL, 0, VM_ALLOC_NORMAL | 2196181641Skmacy VM_ALLOC_NOOBJ | VM_ALLOC_WIRED)) == NULL) { 2197181641Skmacy if (try) { 2198181641Skmacy pv_entry_count--; 2199181641Skmacy PV_STAT(pc_chunk_tryfail++); 2200181641Skmacy return (NULL); 2201181641Skmacy } 2202236240Salc m = pmap_pv_reclaim(pmap); 2203236240Salc if (m == NULL) 2204236240Salc goto retry; 2205181641Skmacy } 2206181641Skmacy PV_STAT(pc_chunk_count++); 2207181641Skmacy PV_STAT(pc_chunk_allocs++); 2208181641Skmacy pc = (struct pv_chunk *)pmap_ptelist_alloc(&pv_vafree); 2209181641Skmacy pmap_qenter((vm_offset_t)pc, &m, 1); 2210181641Skmacy if ((m->flags & PG_ZERO) == 0) 2211181641Skmacy pagezero(pc); 2212181641Skmacy pc->pc_pmap = pmap; 2213181641Skmacy pc->pc_map[0] = pc_freemask[0] & ~1ul; /* preallocated bit 0 */ 2214181641Skmacy for (field = 1; field < _NPCM; field++) 2215181641Skmacy pc->pc_map[field] = pc_freemask[field]; 2216236240Salc TAILQ_INSERT_TAIL(&pv_chunks, pc, pc_lru); 2217181641Skmacy pv = &pc->pc_pventry[0]; 2218181641Skmacy TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, pc_list); 2219181641Skmacy PV_STAT(pv_entry_spare += _NPCPV - 1); 2220181641Skmacy return (pv); 2221181641Skmacy} 2222181641Skmacy 2223208651Salcstatic __inline pv_entry_t 2224208651Salcpmap_pvh_remove(struct md_page *pvh, pmap_t pmap, vm_offset_t va) 2225181641Skmacy{ 2226181641Skmacy pv_entry_t pv; 2227181641Skmacy 2228241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2229247678Sattilio TAILQ_FOREACH(pv, &pvh->pv_list, pv_next) { 2230208651Salc if (pmap == PV_PMAP(pv) && va == pv->pv_va) { 2231247678Sattilio TAILQ_REMOVE(&pvh->pv_list, pv, pv_next); 2232181641Skmacy break; 2233208651Salc } 2234181641Skmacy } 2235208651Salc return (pv); 2236181641Skmacy} 2237181641Skmacy 2238181641Skmacystatic void 2239208651Salcpmap_pvh_free(struct md_page *pvh, pmap_t pmap, vm_offset_t va) 2240181641Skmacy{ 2241181641Skmacy pv_entry_t pv; 2242181641Skmacy 2243208651Salc pv = pmap_pvh_remove(pvh, pmap, va); 2244208651Salc KASSERT(pv != NULL, ("pmap_pvh_free: pv not found")); 2245208651Salc free_pv_entry(pmap, pv); 2246208651Salc} 2247208651Salc 2248208651Salcstatic void 2249208651Salcpmap_remove_entry(pmap_t pmap, vm_page_t m, vm_offset_t va) 2250208651Salc{ 2251208651Salc 2252241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2253208651Salc pmap_pvh_free(&m->md, pmap, va); 2254208651Salc if (TAILQ_EMPTY(&m->md.pv_list)) 2255225418Skib vm_page_aflag_clear(m, PGA_WRITEABLE); 2256181641Skmacy} 2257181641Skmacy 2258181641Skmacy/* 2259181641Skmacy * Conditionally create a pv entry. 2260181641Skmacy */ 2261181641Skmacystatic boolean_t 2262181641Skmacypmap_try_insert_pv_entry(pmap_t pmap, vm_offset_t va, vm_page_t m) 2263181641Skmacy{ 2264181641Skmacy pv_entry_t pv; 2265181641Skmacy 2266181641Skmacy PMAP_LOCK_ASSERT(pmap, MA_OWNED); 2267241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2268181641Skmacy if (pv_entry_count < pv_entry_high_water && 2269181641Skmacy (pv = get_pv_entry(pmap, TRUE)) != NULL) { 2270181641Skmacy pv->pv_va = va; 2271247678Sattilio TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_next); 2272181641Skmacy return (TRUE); 2273181641Skmacy } else 2274181641Skmacy return (FALSE); 2275181641Skmacy} 2276181641Skmacy 2277181641Skmacy/* 2278181641Skmacy * pmap_remove_pte: do the things to unmap a page in a process 2279181641Skmacy */ 2280181641Skmacystatic int 2281181641Skmacypmap_remove_pte(pmap_t pmap, pt_entry_t *ptq, vm_offset_t va, vm_page_t *free) 2282181641Skmacy{ 2283181641Skmacy pt_entry_t oldpte; 2284181641Skmacy vm_page_t m; 2285181641Skmacy 2286181641Skmacy CTR3(KTR_PMAP, "pmap_remove_pte: pmap=%p *ptq=0x%x va=0x%x", 2287181641Skmacy pmap, (u_long)*ptq, va); 2288181641Skmacy 2289241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2290181641Skmacy PMAP_LOCK_ASSERT(pmap, MA_OWNED); 2291181641Skmacy oldpte = *ptq; 2292181641Skmacy PT_SET_VA_MA(ptq, 0, TRUE); 2293241400Salc KASSERT(oldpte != 0, 2294241400Salc ("pmap_remove_pte: pmap %p va %x zero pte", pmap, va)); 2295181641Skmacy if (oldpte & PG_W) 2296181641Skmacy pmap->pm_stats.wired_count -= 1; 2297181641Skmacy /* 2298181641Skmacy * Machines that don't support invlpg, also don't support 2299181641Skmacy * PG_G. 2300181641Skmacy */ 2301181641Skmacy if (oldpte & PG_G) 2302181641Skmacy pmap_invalidate_page(kernel_pmap, va); 2303181641Skmacy pmap->pm_stats.resident_count -= 1; 2304216762Scperciva if (oldpte & PG_MANAGED) { 2305181641Skmacy m = PHYS_TO_VM_PAGE(xpmap_mtop(oldpte) & PG_FRAME); 2306208651Salc if ((oldpte & (PG_M | PG_RW)) == (PG_M | PG_RW)) 2307181641Skmacy vm_page_dirty(m); 2308181641Skmacy if (oldpte & PG_A) 2309225418Skib vm_page_aflag_set(m, PGA_REFERENCED); 2310181641Skmacy pmap_remove_entry(pmap, m, va); 2311216762Scperciva } 2312181641Skmacy return (pmap_unuse_pt(pmap, va, free)); 2313181641Skmacy} 2314181641Skmacy 2315181641Skmacy/* 2316181641Skmacy * Remove a single page from a process address space 2317181641Skmacy */ 2318181641Skmacystatic void 2319181641Skmacypmap_remove_page(pmap_t pmap, vm_offset_t va, vm_page_t *free) 2320181641Skmacy{ 2321181641Skmacy pt_entry_t *pte; 2322181641Skmacy 2323181641Skmacy CTR2(KTR_PMAP, "pmap_remove_page: pmap=%p va=0x%x", 2324181641Skmacy pmap, va); 2325181641Skmacy 2326241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2327181641Skmacy KASSERT(curthread->td_pinned > 0, ("curthread not pinned")); 2328181641Skmacy PMAP_LOCK_ASSERT(pmap, MA_OWNED); 2329181641Skmacy if ((pte = pmap_pte_quick(pmap, va)) == NULL || (*pte & PG_V) == 0) 2330181641Skmacy return; 2331181641Skmacy pmap_remove_pte(pmap, pte, va, free); 2332181641Skmacy pmap_invalidate_page(pmap, va); 2333181641Skmacy if (*PMAP1) 2334181641Skmacy PT_SET_MA(PADDR1, 0); 2335181641Skmacy 2336181641Skmacy} 2337181641Skmacy 2338181641Skmacy/* 2339181641Skmacy * Remove the given range of addresses from the specified map. 2340181641Skmacy * 2341181641Skmacy * It is assumed that the start and end are properly 2342181641Skmacy * rounded to the page size. 2343181641Skmacy */ 2344181641Skmacyvoid 2345181641Skmacypmap_remove(pmap_t pmap, vm_offset_t sva, vm_offset_t eva) 2346181641Skmacy{ 2347181641Skmacy vm_offset_t pdnxt; 2348181641Skmacy pd_entry_t ptpaddr; 2349181641Skmacy pt_entry_t *pte; 2350181641Skmacy vm_page_t free = NULL; 2351181641Skmacy int anyvalid; 2352228923Salc 2353181641Skmacy CTR3(KTR_PMAP, "pmap_remove: pmap=%p sva=0x%x eva=0x%x", 2354181641Skmacy pmap, sva, eva); 2355228923Salc 2356181641Skmacy /* 2357181641Skmacy * Perform an unsynchronized read. This is, however, safe. 2358181641Skmacy */ 2359181641Skmacy if (pmap->pm_stats.resident_count == 0) 2360181641Skmacy return; 2361181641Skmacy 2362181641Skmacy anyvalid = 0; 2363181641Skmacy 2364241498Salc rw_wlock(&pvh_global_lock); 2365181641Skmacy sched_pin(); 2366181641Skmacy PMAP_LOCK(pmap); 2367181641Skmacy 2368181641Skmacy /* 2369181641Skmacy * special handling of removing one page. a very 2370181641Skmacy * common operation and easy to short circuit some 2371181641Skmacy * code. 2372181641Skmacy */ 2373181641Skmacy if ((sva + PAGE_SIZE == eva) && 2374181641Skmacy ((pmap->pm_pdir[(sva >> PDRSHIFT)] & PG_PS) == 0)) { 2375181641Skmacy pmap_remove_page(pmap, sva, &free); 2376181641Skmacy goto out; 2377181641Skmacy } 2378181641Skmacy 2379181641Skmacy for (; sva < eva; sva = pdnxt) { 2380228923Salc u_int pdirindex; 2381181641Skmacy 2382181641Skmacy /* 2383181641Skmacy * Calculate index for next page table. 2384181641Skmacy */ 2385181641Skmacy pdnxt = (sva + NBPDR) & ~PDRMASK; 2386229007Salc if (pdnxt < sva) 2387229007Salc pdnxt = eva; 2388181641Skmacy if (pmap->pm_stats.resident_count == 0) 2389181641Skmacy break; 2390181641Skmacy 2391181641Skmacy pdirindex = sva >> PDRSHIFT; 2392181641Skmacy ptpaddr = pmap->pm_pdir[pdirindex]; 2393181641Skmacy 2394181641Skmacy /* 2395181641Skmacy * Weed out invalid mappings. Note: we assume that the page 2396181641Skmacy * directory table is always allocated, and in kernel virtual. 2397181641Skmacy */ 2398181641Skmacy if (ptpaddr == 0) 2399181641Skmacy continue; 2400181641Skmacy 2401181641Skmacy /* 2402181641Skmacy * Check for large page. 2403181641Skmacy */ 2404181641Skmacy if ((ptpaddr & PG_PS) != 0) { 2405181641Skmacy PD_CLEAR_VA(pmap, pdirindex, TRUE); 2406181641Skmacy pmap->pm_stats.resident_count -= NBPDR / PAGE_SIZE; 2407181641Skmacy anyvalid = 1; 2408181641Skmacy continue; 2409181641Skmacy } 2410181641Skmacy 2411181641Skmacy /* 2412181641Skmacy * Limit our scan to either the end of the va represented 2413181641Skmacy * by the current page table page, or to the end of the 2414181641Skmacy * range being removed. 2415181641Skmacy */ 2416181641Skmacy if (pdnxt > eva) 2417181641Skmacy pdnxt = eva; 2418181641Skmacy 2419181641Skmacy for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++, 2420181641Skmacy sva += PAGE_SIZE) { 2421181641Skmacy if ((*pte & PG_V) == 0) 2422181641Skmacy continue; 2423181641Skmacy 2424181641Skmacy /* 2425181641Skmacy * The TLB entry for a PG_G mapping is invalidated 2426181641Skmacy * by pmap_remove_pte(). 2427181641Skmacy */ 2428181641Skmacy if ((*pte & PG_G) == 0) 2429181641Skmacy anyvalid = 1; 2430181641Skmacy if (pmap_remove_pte(pmap, pte, sva, &free)) 2431181641Skmacy break; 2432181641Skmacy } 2433181641Skmacy } 2434181641Skmacy PT_UPDATES_FLUSH(); 2435181641Skmacy if (*PMAP1) 2436181641Skmacy PT_SET_VA_MA(PMAP1, 0, TRUE); 2437181641Skmacyout: 2438181641Skmacy if (anyvalid) 2439181641Skmacy pmap_invalidate_all(pmap); 2440181641Skmacy sched_unpin(); 2441241498Salc rw_wunlock(&pvh_global_lock); 2442181641Skmacy PMAP_UNLOCK(pmap); 2443181641Skmacy pmap_free_zero_pages(free); 2444181641Skmacy} 2445181641Skmacy 2446181641Skmacy/* 2447181641Skmacy * Routine: pmap_remove_all 2448181641Skmacy * Function: 2449181641Skmacy * Removes this physical page from 2450181641Skmacy * all physical maps in which it resides. 2451181641Skmacy * Reflects back modify bits to the pager. 2452181641Skmacy * 2453181641Skmacy * Notes: 2454181641Skmacy * Original versions of this routine were very 2455181641Skmacy * inefficient because they iteratively called 2456181641Skmacy * pmap_remove (slow...) 2457181641Skmacy */ 2458181641Skmacy 2459181641Skmacyvoid 2460181641Skmacypmap_remove_all(vm_page_t m) 2461181641Skmacy{ 2462181641Skmacy pv_entry_t pv; 2463181641Skmacy pmap_t pmap; 2464181641Skmacy pt_entry_t *pte, tpte; 2465181641Skmacy vm_page_t free; 2466181641Skmacy 2467224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 2468223677Salc ("pmap_remove_all: page %p is not managed", m)); 2469208651Salc free = NULL; 2470241498Salc rw_wlock(&pvh_global_lock); 2471181641Skmacy sched_pin(); 2472181641Skmacy while ((pv = TAILQ_FIRST(&m->md.pv_list)) != NULL) { 2473181641Skmacy pmap = PV_PMAP(pv); 2474181641Skmacy PMAP_LOCK(pmap); 2475181641Skmacy pmap->pm_stats.resident_count--; 2476181641Skmacy pte = pmap_pte_quick(pmap, pv->pv_va); 2477181641Skmacy tpte = *pte; 2478181641Skmacy PT_SET_VA_MA(pte, 0, TRUE); 2479241400Salc KASSERT(tpte != 0, ("pmap_remove_all: pmap %p va %x zero pte", 2480241400Salc pmap, pv->pv_va)); 2481181641Skmacy if (tpte & PG_W) 2482181641Skmacy pmap->pm_stats.wired_count--; 2483181641Skmacy if (tpte & PG_A) 2484225418Skib vm_page_aflag_set(m, PGA_REFERENCED); 2485181641Skmacy 2486181641Skmacy /* 2487181641Skmacy * Update the vm_page_t clean and reference bits. 2488181641Skmacy */ 2489208651Salc if ((tpte & (PG_M | PG_RW)) == (PG_M | PG_RW)) 2490181641Skmacy vm_page_dirty(m); 2491181641Skmacy pmap_unuse_pt(pmap, pv->pv_va, &free); 2492181641Skmacy pmap_invalidate_page(pmap, pv->pv_va); 2493247678Sattilio TAILQ_REMOVE(&m->md.pv_list, pv, pv_next); 2494181641Skmacy free_pv_entry(pmap, pv); 2495181641Skmacy PMAP_UNLOCK(pmap); 2496181641Skmacy } 2497225418Skib vm_page_aflag_clear(m, PGA_WRITEABLE); 2498181641Skmacy PT_UPDATES_FLUSH(); 2499181641Skmacy if (*PMAP1) 2500181641Skmacy PT_SET_MA(PADDR1, 0); 2501181641Skmacy sched_unpin(); 2502241498Salc rw_wunlock(&pvh_global_lock); 2503208651Salc pmap_free_zero_pages(free); 2504181641Skmacy} 2505181641Skmacy 2506181641Skmacy/* 2507181641Skmacy * Set the physical protection on the 2508181641Skmacy * specified range of this map as requested. 2509181641Skmacy */ 2510181641Skmacyvoid 2511181641Skmacypmap_protect(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot) 2512181641Skmacy{ 2513181641Skmacy vm_offset_t pdnxt; 2514181641Skmacy pd_entry_t ptpaddr; 2515181641Skmacy pt_entry_t *pte; 2516181641Skmacy int anychanged; 2517181641Skmacy 2518181641Skmacy CTR4(KTR_PMAP, "pmap_protect: pmap=%p sva=0x%x eva=0x%x prot=0x%x", 2519181641Skmacy pmap, sva, eva, prot); 2520181641Skmacy 2521181641Skmacy if ((prot & VM_PROT_READ) == VM_PROT_NONE) { 2522181641Skmacy pmap_remove(pmap, sva, eva); 2523181641Skmacy return; 2524181641Skmacy } 2525181641Skmacy 2526181641Skmacy#ifdef PAE 2527181641Skmacy if ((prot & (VM_PROT_WRITE|VM_PROT_EXECUTE)) == 2528181641Skmacy (VM_PROT_WRITE|VM_PROT_EXECUTE)) 2529181641Skmacy return; 2530181641Skmacy#else 2531181641Skmacy if (prot & VM_PROT_WRITE) 2532181641Skmacy return; 2533181641Skmacy#endif 2534181641Skmacy 2535181641Skmacy anychanged = 0; 2536181641Skmacy 2537241498Salc rw_wlock(&pvh_global_lock); 2538181641Skmacy sched_pin(); 2539181641Skmacy PMAP_LOCK(pmap); 2540181641Skmacy for (; sva < eva; sva = pdnxt) { 2541181641Skmacy pt_entry_t obits, pbits; 2542228923Salc u_int pdirindex; 2543181641Skmacy 2544181641Skmacy pdnxt = (sva + NBPDR) & ~PDRMASK; 2545229007Salc if (pdnxt < sva) 2546229007Salc pdnxt = eva; 2547181641Skmacy 2548181641Skmacy pdirindex = sva >> PDRSHIFT; 2549181641Skmacy ptpaddr = pmap->pm_pdir[pdirindex]; 2550181641Skmacy 2551181641Skmacy /* 2552181641Skmacy * Weed out invalid mappings. Note: we assume that the page 2553181641Skmacy * directory table is always allocated, and in kernel virtual. 2554181641Skmacy */ 2555181641Skmacy if (ptpaddr == 0) 2556181641Skmacy continue; 2557181641Skmacy 2558181641Skmacy /* 2559181641Skmacy * Check for large page. 2560181641Skmacy */ 2561181641Skmacy if ((ptpaddr & PG_PS) != 0) { 2562181641Skmacy if ((prot & VM_PROT_WRITE) == 0) 2563181641Skmacy pmap->pm_pdir[pdirindex] &= ~(PG_M|PG_RW); 2564181641Skmacy#ifdef PAE 2565181641Skmacy if ((prot & VM_PROT_EXECUTE) == 0) 2566181641Skmacy pmap->pm_pdir[pdirindex] |= pg_nx; 2567181641Skmacy#endif 2568181641Skmacy anychanged = 1; 2569181641Skmacy continue; 2570181641Skmacy } 2571181641Skmacy 2572181641Skmacy if (pdnxt > eva) 2573181641Skmacy pdnxt = eva; 2574181641Skmacy 2575181641Skmacy for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++, 2576181641Skmacy sva += PAGE_SIZE) { 2577181641Skmacy vm_page_t m; 2578181641Skmacy 2579181641Skmacyretry: 2580181641Skmacy /* 2581181641Skmacy * Regardless of whether a pte is 32 or 64 bits in 2582181641Skmacy * size, PG_RW, PG_A, and PG_M are among the least 2583181641Skmacy * significant 32 bits. 2584181641Skmacy */ 2585181641Skmacy obits = pbits = *pte; 2586181641Skmacy if ((pbits & PG_V) == 0) 2587181641Skmacy continue; 2588207262Salc 2589207262Salc if ((prot & VM_PROT_WRITE) == 0) { 2590207262Salc if ((pbits & (PG_MANAGED | PG_M | PG_RW)) == 2591207262Salc (PG_MANAGED | PG_M | PG_RW)) { 2592207262Salc m = PHYS_TO_VM_PAGE(xpmap_mtop(pbits) & 2593207262Salc PG_FRAME); 2594181641Skmacy vm_page_dirty(m); 2595181641Skmacy } 2596207262Salc pbits &= ~(PG_RW | PG_M); 2597181641Skmacy } 2598181641Skmacy#ifdef PAE 2599181641Skmacy if ((prot & VM_PROT_EXECUTE) == 0) 2600181641Skmacy pbits |= pg_nx; 2601181641Skmacy#endif 2602181641Skmacy 2603181641Skmacy if (pbits != obits) { 2604181641Skmacy obits = *pte; 2605181641Skmacy PT_SET_VA_MA(pte, pbits, TRUE); 2606181641Skmacy if (*pte != pbits) 2607181641Skmacy goto retry; 2608181641Skmacy if (obits & PG_G) 2609181641Skmacy pmap_invalidate_page(pmap, sva); 2610181641Skmacy else 2611181641Skmacy anychanged = 1; 2612181641Skmacy } 2613181641Skmacy } 2614181641Skmacy } 2615181641Skmacy PT_UPDATES_FLUSH(); 2616181641Skmacy if (*PMAP1) 2617181641Skmacy PT_SET_VA_MA(PMAP1, 0, TRUE); 2618181641Skmacy if (anychanged) 2619181641Skmacy pmap_invalidate_all(pmap); 2620181641Skmacy sched_unpin(); 2621241498Salc rw_wunlock(&pvh_global_lock); 2622181641Skmacy PMAP_UNLOCK(pmap); 2623181641Skmacy} 2624181641Skmacy 2625181641Skmacy/* 2626181641Skmacy * Insert the given physical page (p) at 2627181641Skmacy * the specified virtual address (v) in the 2628181641Skmacy * target physical map with the protection requested. 2629181641Skmacy * 2630181641Skmacy * If specified, the page will be wired down, meaning 2631181641Skmacy * that the related pte can not be reclaimed. 2632181641Skmacy * 2633181641Skmacy * NB: This is the only routine which MAY NOT lazy-evaluate 2634181641Skmacy * or lose information. That is, this routine must actually 2635181641Skmacy * insert this page into the given map NOW. 2636181641Skmacy */ 2637270439Skibint 2638270439Skibpmap_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot, 2639270439Skib u_int flags, int8_t psind __unused) 2640181641Skmacy{ 2641181641Skmacy pd_entry_t *pde; 2642181641Skmacy pt_entry_t *pte; 2643208651Salc pt_entry_t newpte, origpte; 2644208651Salc pv_entry_t pv; 2645208651Salc vm_paddr_t opa, pa; 2646181641Skmacy vm_page_t mpte, om; 2647270439Skib boolean_t invlva, wired; 2648181641Skmacy 2649270439Skib CTR5(KTR_PMAP, 2650270439Skib "pmap_enter: pmap=%08p va=0x%08x ma=0x%08x prot=0x%x flags=0x%x", 2651270439Skib pmap, va, VM_PAGE_TO_MACH(m), prot, flags); 2652181641Skmacy va = trunc_page(va); 2653208651Salc KASSERT(va <= VM_MAX_KERNEL_ADDRESS, ("pmap_enter: toobig")); 2654208651Salc KASSERT(va < UPT_MIN_ADDRESS || va >= UPT_MAX_ADDRESS, 2655208175Salc ("pmap_enter: invalid to pmap_enter page table pages (va: 0x%x)", 2656208175Salc va)); 2657254138Sattilio if ((m->oflags & VPO_UNMANAGED) == 0 && !vm_page_xbusied(m)) 2658270439Skib VM_OBJECT_ASSERT_LOCKED(m->object); 2659181641Skmacy 2660181641Skmacy mpte = NULL; 2661270439Skib wired = (flags & PMAP_ENTER_WIRED) != 0; 2662181641Skmacy 2663241498Salc rw_wlock(&pvh_global_lock); 2664181641Skmacy PMAP_LOCK(pmap); 2665181641Skmacy sched_pin(); 2666181641Skmacy 2667181641Skmacy /* 2668181641Skmacy * In the case that a page table page is not 2669181641Skmacy * resident, we are creating it here. 2670181641Skmacy */ 2671181641Skmacy if (va < VM_MAXUSER_ADDRESS) { 2672270439Skib mpte = pmap_allocpte(pmap, va, flags); 2673270439Skib if (mpte == NULL) { 2674270439Skib KASSERT((flags & PMAP_ENTER_NOSLEEP) != 0, 2675270439Skib ("pmap_allocpte failed with sleep allowed")); 2676270439Skib sched_unpin(); 2677270439Skib rw_wunlock(&pvh_global_lock); 2678270439Skib PMAP_UNLOCK(pmap); 2679270439Skib return (KERN_RESOURCE_SHORTAGE); 2680270439Skib } 2681181641Skmacy } 2682181641Skmacy 2683181641Skmacy pde = pmap_pde(pmap, va); 2684181641Skmacy if ((*pde & PG_PS) != 0) 2685181641Skmacy panic("pmap_enter: attempted pmap_enter on 4MB page"); 2686181641Skmacy pte = pmap_pte_quick(pmap, va); 2687181641Skmacy 2688181641Skmacy /* 2689181641Skmacy * Page Directory table entry not valid, we need a new PT page 2690181641Skmacy */ 2691181641Skmacy if (pte == NULL) { 2692208651Salc panic("pmap_enter: invalid page directory pdir=%#jx, va=%#x", 2693181641Skmacy (uintmax_t)pmap->pm_pdir[va >> PDRSHIFT], va); 2694181641Skmacy } 2695181641Skmacy 2696181641Skmacy pa = VM_PAGE_TO_PHYS(m); 2697181641Skmacy om = NULL; 2698181641Skmacy opa = origpte = 0; 2699181641Skmacy 2700181641Skmacy#if 0 2701181641Skmacy KASSERT((*pte & PG_V) || (*pte == 0), ("address set but not valid pte=%p *pte=0x%016jx", 2702181641Skmacy pte, *pte)); 2703181641Skmacy#endif 2704181641Skmacy origpte = *pte; 2705181641Skmacy if (origpte) 2706181641Skmacy origpte = xpmap_mtop(origpte); 2707181641Skmacy opa = origpte & PG_FRAME; 2708181641Skmacy 2709181641Skmacy /* 2710181641Skmacy * Mapping has not changed, must be protection or wiring change. 2711181641Skmacy */ 2712181641Skmacy if (origpte && (opa == pa)) { 2713181641Skmacy /* 2714181641Skmacy * Wiring change, just update stats. We don't worry about 2715181641Skmacy * wiring PT pages as they remain resident as long as there 2716181641Skmacy * are valid mappings in them. Hence, if a user page is wired, 2717181641Skmacy * the PT page will be also. 2718181641Skmacy */ 2719181641Skmacy if (wired && ((origpte & PG_W) == 0)) 2720181641Skmacy pmap->pm_stats.wired_count++; 2721181641Skmacy else if (!wired && (origpte & PG_W)) 2722181641Skmacy pmap->pm_stats.wired_count--; 2723181641Skmacy 2724181641Skmacy /* 2725181641Skmacy * Remove extra pte reference 2726181641Skmacy */ 2727181641Skmacy if (mpte) 2728181641Skmacy mpte->wire_count--; 2729181641Skmacy 2730181641Skmacy if (origpte & PG_MANAGED) { 2731181641Skmacy om = m; 2732181641Skmacy pa |= PG_MANAGED; 2733181641Skmacy } 2734181641Skmacy goto validate; 2735181641Skmacy } 2736208651Salc 2737208651Salc pv = NULL; 2738208651Salc 2739181641Skmacy /* 2740181641Skmacy * Mapping has changed, invalidate old range and fall through to 2741181641Skmacy * handle validating new mapping. 2742181641Skmacy */ 2743181641Skmacy if (opa) { 2744181641Skmacy if (origpte & PG_W) 2745181641Skmacy pmap->pm_stats.wired_count--; 2746181641Skmacy if (origpte & PG_MANAGED) { 2747181641Skmacy om = PHYS_TO_VM_PAGE(opa); 2748208651Salc pv = pmap_pvh_remove(&om->md, pmap, va); 2749181641Skmacy } else if (va < VM_MAXUSER_ADDRESS) 2750181641Skmacy printf("va=0x%x is unmanaged :-( \n", va); 2751181641Skmacy 2752181641Skmacy if (mpte != NULL) { 2753181641Skmacy mpte->wire_count--; 2754181641Skmacy KASSERT(mpte->wire_count > 0, 2755181641Skmacy ("pmap_enter: missing reference to page table page," 2756181641Skmacy " va: 0x%x", va)); 2757181641Skmacy } 2758181641Skmacy } else 2759181641Skmacy pmap->pm_stats.resident_count++; 2760181641Skmacy 2761181641Skmacy /* 2762181641Skmacy * Enter on the PV list if part of our managed memory. 2763181641Skmacy */ 2764224746Skib if ((m->oflags & VPO_UNMANAGED) == 0) { 2765181641Skmacy KASSERT(va < kmi.clean_sva || va >= kmi.clean_eva, 2766181641Skmacy ("pmap_enter: managed mapping within the clean submap")); 2767208651Salc if (pv == NULL) 2768208651Salc pv = get_pv_entry(pmap, FALSE); 2769208651Salc pv->pv_va = va; 2770247678Sattilio TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_next); 2771181641Skmacy pa |= PG_MANAGED; 2772208651Salc } else if (pv != NULL) 2773208651Salc free_pv_entry(pmap, pv); 2774181641Skmacy 2775181641Skmacy /* 2776181641Skmacy * Increment counters 2777181641Skmacy */ 2778181641Skmacy if (wired) 2779181641Skmacy pmap->pm_stats.wired_count++; 2780181641Skmacy 2781181641Skmacyvalidate: 2782181641Skmacy /* 2783181641Skmacy * Now validate mapping with desired protection/wiring. 2784181641Skmacy */ 2785181641Skmacy newpte = (pt_entry_t)(pa | PG_V); 2786181641Skmacy if ((prot & VM_PROT_WRITE) != 0) { 2787181641Skmacy newpte |= PG_RW; 2788208651Salc if ((newpte & PG_MANAGED) != 0) 2789225418Skib vm_page_aflag_set(m, PGA_WRITEABLE); 2790181641Skmacy } 2791181641Skmacy#ifdef PAE 2792181641Skmacy if ((prot & VM_PROT_EXECUTE) == 0) 2793181641Skmacy newpte |= pg_nx; 2794181641Skmacy#endif 2795181641Skmacy if (wired) 2796181641Skmacy newpte |= PG_W; 2797181641Skmacy if (va < VM_MAXUSER_ADDRESS) 2798181641Skmacy newpte |= PG_U; 2799181641Skmacy if (pmap == kernel_pmap) 2800181641Skmacy newpte |= pgeflag; 2801181641Skmacy 2802181641Skmacy critical_enter(); 2803181641Skmacy /* 2804181641Skmacy * if the mapping or permission bits are different, we need 2805181641Skmacy * to update the pte. 2806181641Skmacy */ 2807181641Skmacy if ((origpte & ~(PG_M|PG_A)) != newpte) { 2808181641Skmacy if (origpte) { 2809181641Skmacy invlva = FALSE; 2810181641Skmacy origpte = *pte; 2811181641Skmacy PT_SET_VA(pte, newpte | PG_A, FALSE); 2812181641Skmacy if (origpte & PG_A) { 2813181641Skmacy if (origpte & PG_MANAGED) 2814225418Skib vm_page_aflag_set(om, PGA_REFERENCED); 2815181641Skmacy if (opa != VM_PAGE_TO_PHYS(m)) 2816181641Skmacy invlva = TRUE; 2817181641Skmacy#ifdef PAE 2818181641Skmacy if ((origpte & PG_NX) == 0 && 2819181641Skmacy (newpte & PG_NX) != 0) 2820181641Skmacy invlva = TRUE; 2821181641Skmacy#endif 2822181641Skmacy } 2823208651Salc if ((origpte & (PG_M | PG_RW)) == (PG_M | PG_RW)) { 2824181641Skmacy if ((origpte & PG_MANAGED) != 0) 2825181641Skmacy vm_page_dirty(om); 2826181641Skmacy if ((prot & VM_PROT_WRITE) == 0) 2827181641Skmacy invlva = TRUE; 2828181641Skmacy } 2829208651Salc if ((origpte & PG_MANAGED) != 0 && 2830208651Salc TAILQ_EMPTY(&om->md.pv_list)) 2831225418Skib vm_page_aflag_clear(om, PGA_WRITEABLE); 2832181641Skmacy if (invlva) 2833181641Skmacy pmap_invalidate_page(pmap, va); 2834181641Skmacy } else{ 2835181641Skmacy PT_SET_VA(pte, newpte | PG_A, FALSE); 2836181641Skmacy } 2837181641Skmacy 2838181641Skmacy } 2839181641Skmacy PT_UPDATES_FLUSH(); 2840181641Skmacy critical_exit(); 2841181641Skmacy if (*PMAP1) 2842181641Skmacy PT_SET_VA_MA(PMAP1, 0, TRUE); 2843181641Skmacy sched_unpin(); 2844241498Salc rw_wunlock(&pvh_global_lock); 2845181641Skmacy PMAP_UNLOCK(pmap); 2846270439Skib return (KERN_SUCCESS); 2847181641Skmacy} 2848181641Skmacy 2849181641Skmacy/* 2850181641Skmacy * Maps a sequence of resident pages belonging to the same object. 2851181641Skmacy * The sequence begins with the given page m_start. This page is 2852181641Skmacy * mapped at the given virtual address start. Each subsequent page is 2853181641Skmacy * mapped at a virtual address that is offset from start by the same 2854181641Skmacy * amount as the page is offset from m_start within the object. The 2855181641Skmacy * last page in the sequence is the page with the largest offset from 2856181641Skmacy * m_start that can be mapped at a virtual address less than the given 2857181641Skmacy * virtual address end. Not every virtual page between start and end 2858181641Skmacy * is mapped; only those for which a resident page exists with the 2859181641Skmacy * corresponding offset from m_start are mapped. 2860181641Skmacy */ 2861181641Skmacyvoid 2862181641Skmacypmap_enter_object(pmap_t pmap, vm_offset_t start, vm_offset_t end, 2863181641Skmacy vm_page_t m_start, vm_prot_t prot) 2864181641Skmacy{ 2865181641Skmacy vm_page_t m, mpte; 2866181641Skmacy vm_pindex_t diff, psize; 2867181641Skmacy multicall_entry_t mcl[16]; 2868181641Skmacy multicall_entry_t *mclp = mcl; 2869181641Skmacy int error, count = 0; 2870228923Salc 2871250884Sattilio VM_OBJECT_ASSERT_LOCKED(m_start->object); 2872250884Sattilio 2873181641Skmacy psize = atop(end - start); 2874181641Skmacy mpte = NULL; 2875181641Skmacy m = m_start; 2876241498Salc rw_wlock(&pvh_global_lock); 2877181641Skmacy PMAP_LOCK(pmap); 2878181641Skmacy while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) { 2879181641Skmacy mpte = pmap_enter_quick_locked(&mclp, &count, pmap, start + ptoa(diff), m, 2880181641Skmacy prot, mpte); 2881181641Skmacy m = TAILQ_NEXT(m, listq); 2882181641Skmacy if (count == 16) { 2883181641Skmacy error = HYPERVISOR_multicall(mcl, count); 2884181641Skmacy KASSERT(error == 0, ("bad multicall %d", error)); 2885181641Skmacy mclp = mcl; 2886181641Skmacy count = 0; 2887181641Skmacy } 2888181641Skmacy } 2889181641Skmacy if (count) { 2890181641Skmacy error = HYPERVISOR_multicall(mcl, count); 2891181641Skmacy KASSERT(error == 0, ("bad multicall %d", error)); 2892181641Skmacy } 2893241498Salc rw_wunlock(&pvh_global_lock); 2894181641Skmacy PMAP_UNLOCK(pmap); 2895181641Skmacy} 2896181641Skmacy 2897181641Skmacy/* 2898181641Skmacy * this code makes some *MAJOR* assumptions: 2899181641Skmacy * 1. Current pmap & pmap exists. 2900181641Skmacy * 2. Not wired. 2901181641Skmacy * 3. Read access. 2902181641Skmacy * 4. No page table pages. 2903181641Skmacy * but is *MUCH* faster than pmap_enter... 2904181641Skmacy */ 2905181641Skmacy 2906181641Skmacyvoid 2907181641Skmacypmap_enter_quick(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot) 2908181641Skmacy{ 2909181641Skmacy multicall_entry_t mcl, *mclp; 2910181641Skmacy int count = 0; 2911181641Skmacy mclp = &mcl; 2912228923Salc 2913181641Skmacy CTR4(KTR_PMAP, "pmap_enter_quick: pmap=%p va=0x%x m=%p prot=0x%x", 2914181641Skmacy pmap, va, m, prot); 2915181641Skmacy 2916241498Salc rw_wlock(&pvh_global_lock); 2917181641Skmacy PMAP_LOCK(pmap); 2918207796Salc (void)pmap_enter_quick_locked(&mclp, &count, pmap, va, m, prot, NULL); 2919181641Skmacy if (count) 2920181641Skmacy HYPERVISOR_multicall(&mcl, count); 2921241498Salc rw_wunlock(&pvh_global_lock); 2922181641Skmacy PMAP_UNLOCK(pmap); 2923181641Skmacy} 2924181641Skmacy 2925181747Skmacy#ifdef notyet 2926181641Skmacyvoid 2927181641Skmacypmap_enter_quick_range(pmap_t pmap, vm_offset_t *addrs, vm_page_t *pages, vm_prot_t *prots, int count) 2928181641Skmacy{ 2929181641Skmacy int i, error, index = 0; 2930181641Skmacy multicall_entry_t mcl[16]; 2931181641Skmacy multicall_entry_t *mclp = mcl; 2932181641Skmacy 2933181641Skmacy PMAP_LOCK(pmap); 2934181641Skmacy for (i = 0; i < count; i++, addrs++, pages++, prots++) { 2935181641Skmacy if (!pmap_is_prefaultable_locked(pmap, *addrs)) 2936181641Skmacy continue; 2937181641Skmacy 2938181641Skmacy (void) pmap_enter_quick_locked(&mclp, &index, pmap, *addrs, *pages, *prots, NULL); 2939181641Skmacy if (index == 16) { 2940181641Skmacy error = HYPERVISOR_multicall(mcl, index); 2941181641Skmacy mclp = mcl; 2942181641Skmacy index = 0; 2943181641Skmacy KASSERT(error == 0, ("bad multicall %d", error)); 2944181641Skmacy } 2945181641Skmacy } 2946181641Skmacy if (index) { 2947181641Skmacy error = HYPERVISOR_multicall(mcl, index); 2948181641Skmacy KASSERT(error == 0, ("bad multicall %d", error)); 2949181641Skmacy } 2950181641Skmacy 2951181641Skmacy PMAP_UNLOCK(pmap); 2952181641Skmacy} 2953181747Skmacy#endif 2954181641Skmacy 2955181641Skmacystatic vm_page_t 2956181641Skmacypmap_enter_quick_locked(multicall_entry_t **mclpp, int *count, pmap_t pmap, vm_offset_t va, vm_page_t m, 2957181641Skmacy vm_prot_t prot, vm_page_t mpte) 2958181641Skmacy{ 2959181641Skmacy pt_entry_t *pte; 2960181641Skmacy vm_paddr_t pa; 2961181641Skmacy vm_page_t free; 2962181641Skmacy multicall_entry_t *mcl = *mclpp; 2963228923Salc 2964181641Skmacy KASSERT(va < kmi.clean_sva || va >= kmi.clean_eva || 2965224746Skib (m->oflags & VPO_UNMANAGED) != 0, 2966181641Skmacy ("pmap_enter_quick_locked: managed mapping within the clean submap")); 2967241498Salc rw_assert(&pvh_global_lock, RA_WLOCKED); 2968181641Skmacy PMAP_LOCK_ASSERT(pmap, MA_OWNED); 2969181641Skmacy 2970181641Skmacy /* 2971181641Skmacy * In the case that a page table page is not 2972181641Skmacy * resident, we are creating it here. 2973181641Skmacy */ 2974181641Skmacy if (va < VM_MAXUSER_ADDRESS) { 2975228923Salc u_int ptepindex; 2976181641Skmacy pd_entry_t ptema; 2977181641Skmacy 2978181641Skmacy /* 2979181641Skmacy * Calculate pagetable page index 2980181641Skmacy */ 2981181641Skmacy ptepindex = va >> PDRSHIFT; 2982181641Skmacy if (mpte && (mpte->pindex == ptepindex)) { 2983181641Skmacy mpte->wire_count++; 2984181641Skmacy } else { 2985181641Skmacy /* 2986181641Skmacy * Get the page directory entry 2987181641Skmacy */ 2988181641Skmacy ptema = pmap->pm_pdir[ptepindex]; 2989181641Skmacy 2990181641Skmacy /* 2991181641Skmacy * If the page table page is mapped, we just increment 2992181641Skmacy * the hold count, and activate it. 2993181641Skmacy */ 2994181641Skmacy if (ptema & PG_V) { 2995181641Skmacy if (ptema & PG_PS) 2996181641Skmacy panic("pmap_enter_quick: unexpected mapping into 4MB page"); 2997181641Skmacy mpte = PHYS_TO_VM_PAGE(xpmap_mtop(ptema) & PG_FRAME); 2998181641Skmacy mpte->wire_count++; 2999181641Skmacy } else { 3000181641Skmacy mpte = _pmap_allocpte(pmap, ptepindex, 3001270439Skib PMAP_ENTER_NOSLEEP); 3002181641Skmacy if (mpte == NULL) 3003181641Skmacy return (mpte); 3004181641Skmacy } 3005181641Skmacy } 3006181641Skmacy } else { 3007181641Skmacy mpte = NULL; 3008181641Skmacy } 3009181641Skmacy 3010181641Skmacy /* 3011181641Skmacy * This call to vtopte makes the assumption that we are 3012181641Skmacy * entering the page into the current pmap. In order to support 3013181641Skmacy * quick entry into any pmap, one would likely use pmap_pte_quick. 3014181641Skmacy * But that isn't as quick as vtopte. 3015181641Skmacy */ 3016181641Skmacy KASSERT(pmap_is_current(pmap), ("entering pages in non-current pmap")); 3017181641Skmacy pte = vtopte(va); 3018181641Skmacy if (*pte & PG_V) { 3019181641Skmacy if (mpte != NULL) { 3020181641Skmacy mpte->wire_count--; 3021181641Skmacy mpte = NULL; 3022181641Skmacy } 3023181641Skmacy return (mpte); 3024181641Skmacy } 3025181641Skmacy 3026181641Skmacy /* 3027181641Skmacy * Enter on the PV list if part of our managed memory. 3028181641Skmacy */ 3029224746Skib if ((m->oflags & VPO_UNMANAGED) == 0 && 3030181641Skmacy !pmap_try_insert_pv_entry(pmap, va, m)) { 3031181641Skmacy if (mpte != NULL) { 3032181641Skmacy free = NULL; 3033240126Salc if (pmap_unwire_ptp(pmap, mpte, &free)) { 3034181641Skmacy pmap_invalidate_page(pmap, va); 3035181641Skmacy pmap_free_zero_pages(free); 3036181641Skmacy } 3037181641Skmacy 3038181641Skmacy mpte = NULL; 3039181641Skmacy } 3040181641Skmacy return (mpte); 3041181641Skmacy } 3042181641Skmacy 3043181641Skmacy /* 3044181641Skmacy * Increment counters 3045181641Skmacy */ 3046181641Skmacy pmap->pm_stats.resident_count++; 3047181641Skmacy 3048181641Skmacy pa = VM_PAGE_TO_PHYS(m); 3049181641Skmacy#ifdef PAE 3050181641Skmacy if ((prot & VM_PROT_EXECUTE) == 0) 3051181641Skmacy pa |= pg_nx; 3052181641Skmacy#endif 3053181641Skmacy 3054181641Skmacy#if 0 3055181641Skmacy /* 3056181641Skmacy * Now validate mapping with RO protection 3057181641Skmacy */ 3058224746Skib if ((m->oflags & VPO_UNMANAGED) != 0) 3059181641Skmacy pte_store(pte, pa | PG_V | PG_U); 3060181641Skmacy else 3061181641Skmacy pte_store(pte, pa | PG_V | PG_U | PG_MANAGED); 3062181641Skmacy#else 3063181641Skmacy /* 3064181641Skmacy * Now validate mapping with RO protection 3065181641Skmacy */ 3066224746Skib if ((m->oflags & VPO_UNMANAGED) != 0) 3067181641Skmacy pa = xpmap_ptom(pa | PG_V | PG_U); 3068181641Skmacy else 3069181641Skmacy pa = xpmap_ptom(pa | PG_V | PG_U | PG_MANAGED); 3070181641Skmacy 3071181641Skmacy mcl->op = __HYPERVISOR_update_va_mapping; 3072181641Skmacy mcl->args[0] = va; 3073181641Skmacy mcl->args[1] = (uint32_t)(pa & 0xffffffff); 3074181641Skmacy mcl->args[2] = (uint32_t)(pa >> 32); 3075181641Skmacy mcl->args[3] = 0; 3076181641Skmacy *mclpp = mcl + 1; 3077181641Skmacy *count = *count + 1; 3078181641Skmacy#endif 3079228923Salc return (mpte); 3080181641Skmacy} 3081181641Skmacy 3082181641Skmacy/* 3083181641Skmacy * Make a temporary mapping for a physical address. This is only intended 3084181641Skmacy * to be used for panic dumps. 3085181641Skmacy */ 3086181641Skmacyvoid * 3087181641Skmacypmap_kenter_temporary(vm_paddr_t pa, int i) 3088181641Skmacy{ 3089181641Skmacy vm_offset_t va; 3090200346Skmacy vm_paddr_t ma = xpmap_ptom(pa); 3091181641Skmacy 3092181641Skmacy va = (vm_offset_t)crashdumpmap + (i * PAGE_SIZE); 3093200346Skmacy PT_SET_MA(va, (ma & ~PAGE_MASK) | PG_V | pgeflag); 3094181641Skmacy invlpg(va); 3095181641Skmacy return ((void *)crashdumpmap); 3096181641Skmacy} 3097181641Skmacy 3098181641Skmacy/* 3099181641Skmacy * This code maps large physical mmap regions into the 3100181641Skmacy * processor address space. Note that some shortcuts 3101181641Skmacy * are taken, but the code works. 3102181641Skmacy */ 3103181641Skmacyvoid 3104228923Salcpmap_object_init_pt(pmap_t pmap, vm_offset_t addr, vm_object_t object, 3105228923Salc vm_pindex_t pindex, vm_size_t size) 3106181641Skmacy{ 3107207419Skmacy pd_entry_t *pde; 3108207419Skmacy vm_paddr_t pa, ptepa; 3109181641Skmacy vm_page_t p; 3110207419Skmacy int pat_mode; 3111181641Skmacy 3112248084Sattilio VM_OBJECT_ASSERT_WLOCKED(object); 3113195840Sjhb KASSERT(object->type == OBJT_DEVICE || object->type == OBJT_SG, 3114181641Skmacy ("pmap_object_init_pt: non-device object")); 3115181641Skmacy if (pseflag && 3116207419Skmacy (addr & (NBPDR - 1)) == 0 && (size & (NBPDR - 1)) == 0) { 3117207419Skmacy if (!vm_object_populate(object, pindex, pindex + atop(size))) 3118207419Skmacy return; 3119181641Skmacy p = vm_page_lookup(object, pindex); 3120207419Skmacy KASSERT(p->valid == VM_PAGE_BITS_ALL, 3121207419Skmacy ("pmap_object_init_pt: invalid page %p", p)); 3122207419Skmacy pat_mode = p->md.pat_mode; 3123228923Salc 3124207419Skmacy /* 3125207419Skmacy * Abort the mapping if the first page is not physically 3126207419Skmacy * aligned to a 2/4MB page boundary. 3127207419Skmacy */ 3128181641Skmacy ptepa = VM_PAGE_TO_PHYS(p); 3129181641Skmacy if (ptepa & (NBPDR - 1)) 3130181641Skmacy return; 3131228923Salc 3132207419Skmacy /* 3133207419Skmacy * Skip the first page. Abort the mapping if the rest of 3134207419Skmacy * the pages are not physically contiguous or have differing 3135207419Skmacy * memory attributes. 3136207419Skmacy */ 3137207419Skmacy p = TAILQ_NEXT(p, listq); 3138207419Skmacy for (pa = ptepa + PAGE_SIZE; pa < ptepa + size; 3139207419Skmacy pa += PAGE_SIZE) { 3140207419Skmacy KASSERT(p->valid == VM_PAGE_BITS_ALL, 3141207419Skmacy ("pmap_object_init_pt: invalid page %p", p)); 3142207419Skmacy if (pa != VM_PAGE_TO_PHYS(p) || 3143207419Skmacy pat_mode != p->md.pat_mode) 3144207419Skmacy return; 3145207419Skmacy p = TAILQ_NEXT(p, listq); 3146207419Skmacy } 3147228923Salc 3148228923Salc /* 3149228923Salc * Map using 2/4MB pages. Since "ptepa" is 2/4M aligned and 3150228923Salc * "size" is a multiple of 2/4M, adding the PAT setting to 3151228923Salc * "pa" will not affect the termination of this loop. 3152228923Salc */ 3153181641Skmacy PMAP_LOCK(pmap); 3154207419Skmacy for (pa = ptepa | pmap_cache_bits(pat_mode, 1); pa < ptepa + 3155207419Skmacy size; pa += NBPDR) { 3156207419Skmacy pde = pmap_pde(pmap, addr); 3157207419Skmacy if (*pde == 0) { 3158207419Skmacy pde_store(pde, pa | PG_PS | PG_M | PG_A | 3159207419Skmacy PG_U | PG_RW | PG_V); 3160207419Skmacy pmap->pm_stats.resident_count += NBPDR / 3161207419Skmacy PAGE_SIZE; 3162207419Skmacy pmap_pde_mappings++; 3163207419Skmacy } 3164207419Skmacy /* Else continue on if the PDE is already valid. */ 3165207419Skmacy addr += NBPDR; 3166181641Skmacy } 3167181641Skmacy PMAP_UNLOCK(pmap); 3168181641Skmacy } 3169181641Skmacy} 3170181641Skmacy 3171181641Skmacy/* 3172270920Skib * Clear the wired attribute from the mappings for the specified range of 3173270920Skib * addresses in the given pmap. Every valid mapping within that range 3174270920Skib * must have the wired attribute set. In contrast, invalid mappings 3175270920Skib * cannot have the wired attribute set, so they are ignored. 3176270920Skib * 3177270920Skib * The wired attribute of the page table entry is not a hardware feature, 3178270920Skib * so there is no need to invalidate any TLB entries. 3179181641Skmacy */ 3180181641Skmacyvoid 3181270920Skibpmap_unwire(pmap_t pmap, vm_offset_t sva, vm_offset_t eva) 3182181641Skmacy{ 3183270920Skib vm_offset_t pdnxt; 3184270920Skib pd_entry_t *pde; 3185181641Skmacy pt_entry_t *pte; 3186181641Skmacy 3187270920Skib CTR3(KTR_PMAP, "pmap_unwire: pmap=%p sva=0x%x eva=0x%x", pmap, sva, 3188270920Skib eva); 3189241498Salc rw_wlock(&pvh_global_lock); 3190270920Skib sched_pin(); 3191181641Skmacy PMAP_LOCK(pmap); 3192270920Skib for (; sva < eva; sva = pdnxt) { 3193270920Skib pdnxt = (sva + NBPDR) & ~PDRMASK; 3194270920Skib if (pdnxt < sva) 3195270920Skib pdnxt = eva; 3196270920Skib pde = pmap_pde(pmap, sva); 3197270920Skib if ((*pde & PG_V) == 0) 3198270920Skib continue; 3199270920Skib if ((*pde & PG_PS) != 0) 3200270920Skib panic("pmap_unwire: unexpected PG_PS in pde %#jx", 3201270920Skib (uintmax_t)*pde); 3202270920Skib if (pdnxt > eva) 3203270920Skib pdnxt = eva; 3204270920Skib for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++, 3205270920Skib sva += PAGE_SIZE) { 3206270920Skib if ((*pte & PG_V) == 0) 3207270920Skib continue; 3208270920Skib if ((*pte & PG_W) == 0) 3209270920Skib panic("pmap_unwire: pte %#jx is missing PG_W", 3210270920Skib (uintmax_t)*pte); 3211270920Skib PT_SET_VA_MA(pte, *pte & ~PG_W, FALSE); 3212270920Skib pmap->pm_stats.wired_count--; 3213270920Skib } 3214181641Skmacy } 3215270920Skib if (*PMAP1) 3216270920Skib PT_CLEAR_VA(PMAP1, FALSE); 3217270920Skib PT_UPDATES_FLUSH(); 3218270920Skib sched_unpin(); 3219270920Skib rw_wunlock(&pvh_global_lock); 3220181641Skmacy PMAP_UNLOCK(pmap); 3221181641Skmacy} 3222181641Skmacy 3223181641Skmacy 3224181641Skmacy/* 3225181641Skmacy * Copy the range specified by src_addr/len 3226181641Skmacy * from the source map to the range dst_addr/len 3227181641Skmacy * in the destination map. 3228181641Skmacy * 3229181641Skmacy * This routine is only advisory and need not do anything. 3230181641Skmacy */ 3231181641Skmacy 3232181641Skmacyvoid 3233181641Skmacypmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr, vm_size_t len, 3234228923Salc vm_offset_t src_addr) 3235181641Skmacy{ 3236181641Skmacy vm_page_t free; 3237181641Skmacy vm_offset_t addr; 3238181641Skmacy vm_offset_t end_addr = src_addr + len; 3239181641Skmacy vm_offset_t pdnxt; 3240181641Skmacy 3241181641Skmacy if (dst_addr != src_addr) 3242181641Skmacy return; 3243181641Skmacy 3244181641Skmacy if (!pmap_is_current(src_pmap)) { 3245181641Skmacy CTR2(KTR_PMAP, 3246181641Skmacy "pmap_copy, skipping: pdir[PTDPTDI]=0x%jx PTDpde[0]=0x%jx", 3247181641Skmacy (src_pmap->pm_pdir[PTDPTDI] & PG_FRAME), (PTDpde[0] & PG_FRAME)); 3248181641Skmacy 3249181641Skmacy return; 3250181641Skmacy } 3251181641Skmacy CTR5(KTR_PMAP, "pmap_copy: dst_pmap=%p src_pmap=%p dst_addr=0x%x len=%d src_addr=0x%x", 3252181641Skmacy dst_pmap, src_pmap, dst_addr, len, src_addr); 3253181641Skmacy 3254216960Scperciva#ifdef HAMFISTED_LOCKING 3255216960Scperciva mtx_lock(&createdelete_lock); 3256216960Scperciva#endif 3257216960Scperciva 3258241498Salc rw_wlock(&pvh_global_lock); 3259181641Skmacy if (dst_pmap < src_pmap) { 3260181641Skmacy PMAP_LOCK(dst_pmap); 3261181641Skmacy PMAP_LOCK(src_pmap); 3262181641Skmacy } else { 3263181641Skmacy PMAP_LOCK(src_pmap); 3264181641Skmacy PMAP_LOCK(dst_pmap); 3265181641Skmacy } 3266181641Skmacy sched_pin(); 3267181641Skmacy for (addr = src_addr; addr < end_addr; addr = pdnxt) { 3268181641Skmacy pt_entry_t *src_pte, *dst_pte; 3269181641Skmacy vm_page_t dstmpte, srcmpte; 3270181641Skmacy pd_entry_t srcptepaddr; 3271228923Salc u_int ptepindex; 3272181641Skmacy 3273208651Salc KASSERT(addr < UPT_MIN_ADDRESS, 3274208651Salc ("pmap_copy: invalid to pmap_copy page tables")); 3275181641Skmacy 3276181641Skmacy pdnxt = (addr + NBPDR) & ~PDRMASK; 3277229007Salc if (pdnxt < addr) 3278229007Salc pdnxt = end_addr; 3279181641Skmacy ptepindex = addr >> PDRSHIFT; 3280181641Skmacy 3281181641Skmacy srcptepaddr = PT_GET(&src_pmap->pm_pdir[ptepindex]); 3282181641Skmacy if (srcptepaddr == 0) 3283181641Skmacy continue; 3284181641Skmacy 3285181641Skmacy if (srcptepaddr & PG_PS) { 3286181641Skmacy if (dst_pmap->pm_pdir[ptepindex] == 0) { 3287181641Skmacy PD_SET_VA(dst_pmap, ptepindex, srcptepaddr & ~PG_W, TRUE); 3288181641Skmacy dst_pmap->pm_stats.resident_count += 3289181641Skmacy NBPDR / PAGE_SIZE; 3290181641Skmacy } 3291181641Skmacy continue; 3292181641Skmacy } 3293181641Skmacy 3294181641Skmacy srcmpte = PHYS_TO_VM_PAGE(srcptepaddr & PG_FRAME); 3295208651Salc KASSERT(srcmpte->wire_count > 0, 3296208651Salc ("pmap_copy: source page table page is unused")); 3297181641Skmacy 3298181641Skmacy if (pdnxt > end_addr) 3299181641Skmacy pdnxt = end_addr; 3300181641Skmacy 3301181641Skmacy src_pte = vtopte(addr); 3302181641Skmacy while (addr < pdnxt) { 3303181641Skmacy pt_entry_t ptetemp; 3304181641Skmacy ptetemp = *src_pte; 3305181641Skmacy /* 3306181641Skmacy * we only virtual copy managed pages 3307181641Skmacy */ 3308181641Skmacy if ((ptetemp & PG_MANAGED) != 0) { 3309181641Skmacy dstmpte = pmap_allocpte(dst_pmap, addr, 3310270439Skib PMAP_ENTER_NOSLEEP); 3311181641Skmacy if (dstmpte == NULL) 3312228923Salc goto out; 3313181641Skmacy dst_pte = pmap_pte_quick(dst_pmap, addr); 3314181641Skmacy if (*dst_pte == 0 && 3315181641Skmacy pmap_try_insert_pv_entry(dst_pmap, addr, 3316181641Skmacy PHYS_TO_VM_PAGE(xpmap_mtop(ptetemp) & PG_FRAME))) { 3317181641Skmacy /* 3318181641Skmacy * Clear the wired, modified, and 3319181641Skmacy * accessed (referenced) bits 3320181641Skmacy * during the copy. 3321181641Skmacy */ 3322181641Skmacy KASSERT(ptetemp != 0, ("src_pte not set")); 3323181641Skmacy PT_SET_VA_MA(dst_pte, ptetemp & ~(PG_W | PG_M | PG_A), TRUE /* XXX debug */); 3324181641Skmacy KASSERT(*dst_pte == (ptetemp & ~(PG_W | PG_M | PG_A)), 3325181641Skmacy ("no pmap copy expected: 0x%jx saw: 0x%jx", 3326181641Skmacy ptetemp & ~(PG_W | PG_M | PG_A), *dst_pte)); 3327181641Skmacy dst_pmap->pm_stats.resident_count++; 3328181641Skmacy } else { 3329181641Skmacy free = NULL; 3330240126Salc if (pmap_unwire_ptp(dst_pmap, dstmpte, 3331240126Salc &free)) { 3332181641Skmacy pmap_invalidate_page(dst_pmap, 3333181641Skmacy addr); 3334181641Skmacy pmap_free_zero_pages(free); 3335181641Skmacy } 3336228923Salc goto out; 3337181641Skmacy } 3338181641Skmacy if (dstmpte->wire_count >= srcmpte->wire_count) 3339181641Skmacy break; 3340181641Skmacy } 3341181641Skmacy addr += PAGE_SIZE; 3342181641Skmacy src_pte++; 3343181641Skmacy } 3344181641Skmacy } 3345228923Salcout: 3346181641Skmacy PT_UPDATES_FLUSH(); 3347181641Skmacy sched_unpin(); 3348241498Salc rw_wunlock(&pvh_global_lock); 3349181641Skmacy PMAP_UNLOCK(src_pmap); 3350181641Skmacy PMAP_UNLOCK(dst_pmap); 3351216960Scperciva 3352216960Scperciva#ifdef HAMFISTED_LOCKING 3353216960Scperciva mtx_unlock(&createdelete_lock); 3354216960Scperciva#endif 3355181641Skmacy} 3356181641Skmacy 3357196723Sadrianstatic __inline void 3358196723Sadrianpagezero(void *page) 3359196723Sadrian{ 3360196723Sadrian#if defined(I686_CPU) 3361196723Sadrian if (cpu_class == CPUCLASS_686) { 3362196723Sadrian#if defined(CPU_ENABLE_SSE) 3363196723Sadrian if (cpu_feature & CPUID_SSE2) 3364196723Sadrian sse2_pagezero(page); 3365196723Sadrian else 3366196723Sadrian#endif 3367196723Sadrian i686_pagezero(page); 3368196723Sadrian } else 3369196723Sadrian#endif 3370196723Sadrian bzero(page, PAGE_SIZE); 3371196723Sadrian} 3372196723Sadrian 3373181641Skmacy/* 3374181641Skmacy * pmap_zero_page zeros the specified hardware page by mapping 3375181641Skmacy * the page into KVM and using bzero to clear its contents. 3376181641Skmacy */ 3377181641Skmacyvoid 3378181641Skmacypmap_zero_page(vm_page_t m) 3379181641Skmacy{ 3380181641Skmacy struct sysmaps *sysmaps; 3381181641Skmacy 3382181641Skmacy sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)]; 3383181641Skmacy mtx_lock(&sysmaps->lock); 3384181641Skmacy if (*sysmaps->CMAP2) 3385181641Skmacy panic("pmap_zero_page: CMAP2 busy"); 3386181641Skmacy sched_pin(); 3387215587Scperciva PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | VM_PAGE_TO_MACH(m) | PG_A | PG_M); 3388181641Skmacy pagezero(sysmaps->CADDR2); 3389181641Skmacy PT_SET_MA(sysmaps->CADDR2, 0); 3390181641Skmacy sched_unpin(); 3391181641Skmacy mtx_unlock(&sysmaps->lock); 3392181641Skmacy} 3393181641Skmacy 3394181641Skmacy/* 3395181641Skmacy * pmap_zero_page_area zeros the specified hardware page by mapping 3396181641Skmacy * the page into KVM and using bzero to clear its contents. 3397181641Skmacy * 3398181641Skmacy * off and size may not cover an area beyond a single hardware page. 3399181641Skmacy */ 3400181641Skmacyvoid 3401181641Skmacypmap_zero_page_area(vm_page_t m, int off, int size) 3402181641Skmacy{ 3403181641Skmacy struct sysmaps *sysmaps; 3404181641Skmacy 3405181641Skmacy sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)]; 3406181641Skmacy mtx_lock(&sysmaps->lock); 3407181641Skmacy if (*sysmaps->CMAP2) 3408228923Salc panic("pmap_zero_page_area: CMAP2 busy"); 3409181641Skmacy sched_pin(); 3410215587Scperciva PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | VM_PAGE_TO_MACH(m) | PG_A | PG_M); 3411181641Skmacy 3412181641Skmacy if (off == 0 && size == PAGE_SIZE) 3413181641Skmacy pagezero(sysmaps->CADDR2); 3414181641Skmacy else 3415181641Skmacy bzero((char *)sysmaps->CADDR2 + off, size); 3416181641Skmacy PT_SET_MA(sysmaps->CADDR2, 0); 3417181641Skmacy sched_unpin(); 3418181641Skmacy mtx_unlock(&sysmaps->lock); 3419181641Skmacy} 3420181641Skmacy 3421181641Skmacy/* 3422181641Skmacy * pmap_zero_page_idle zeros the specified hardware page by mapping 3423181641Skmacy * the page into KVM and using bzero to clear its contents. This 3424181641Skmacy * is intended to be called from the vm_pagezero process only and 3425181641Skmacy * outside of Giant. 3426181641Skmacy */ 3427181641Skmacyvoid 3428181641Skmacypmap_zero_page_idle(vm_page_t m) 3429181641Skmacy{ 3430181641Skmacy 3431181641Skmacy if (*CMAP3) 3432228923Salc panic("pmap_zero_page_idle: CMAP3 busy"); 3433181641Skmacy sched_pin(); 3434215587Scperciva PT_SET_MA(CADDR3, PG_V | PG_RW | VM_PAGE_TO_MACH(m) | PG_A | PG_M); 3435181641Skmacy pagezero(CADDR3); 3436181641Skmacy PT_SET_MA(CADDR3, 0); 3437181641Skmacy sched_unpin(); 3438181641Skmacy} 3439181641Skmacy 3440181641Skmacy/* 3441181641Skmacy * pmap_copy_page copies the specified (machine independent) 3442181641Skmacy * page by mapping the page into virtual memory and using 3443181641Skmacy * bcopy to copy the page, one machine dependent page at a 3444181641Skmacy * time. 3445181641Skmacy */ 3446181641Skmacyvoid 3447181641Skmacypmap_copy_page(vm_page_t src, vm_page_t dst) 3448181641Skmacy{ 3449181641Skmacy struct sysmaps *sysmaps; 3450181641Skmacy 3451181641Skmacy sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)]; 3452181641Skmacy mtx_lock(&sysmaps->lock); 3453181641Skmacy if (*sysmaps->CMAP1) 3454181641Skmacy panic("pmap_copy_page: CMAP1 busy"); 3455181641Skmacy if (*sysmaps->CMAP2) 3456181641Skmacy panic("pmap_copy_page: CMAP2 busy"); 3457181641Skmacy sched_pin(); 3458215587Scperciva PT_SET_MA(sysmaps->CADDR1, PG_V | VM_PAGE_TO_MACH(src) | PG_A); 3459215587Scperciva PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | VM_PAGE_TO_MACH(dst) | PG_A | PG_M); 3460181641Skmacy bcopy(sysmaps->CADDR1, sysmaps->CADDR2, PAGE_SIZE); 3461181641Skmacy PT_SET_MA(sysmaps->CADDR1, 0); 3462181641Skmacy PT_SET_MA(sysmaps->CADDR2, 0); 3463181641Skmacy sched_unpin(); 3464181641Skmacy mtx_unlock(&sysmaps->lock); 3465181641Skmacy} 3466181641Skmacy 3467248508Skibint unmapped_buf_allowed = 1; 3468248508Skib 3469248280Skibvoid 3470248280Skibpmap_copy_pages(vm_page_t ma[], vm_offset_t a_offset, vm_page_t mb[], 3471248280Skib vm_offset_t b_offset, int xfersize) 3472248280Skib{ 3473248280Skib struct sysmaps *sysmaps; 3474248280Skib vm_page_t a_pg, b_pg; 3475248280Skib char *a_cp, *b_cp; 3476248280Skib vm_offset_t a_pg_offset, b_pg_offset; 3477248280Skib int cnt; 3478248280Skib 3479248280Skib sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)]; 3480248280Skib mtx_lock(&sysmaps->lock); 3481248280Skib if (*sysmaps->CMAP1 != 0) 3482248280Skib panic("pmap_copy_pages: CMAP1 busy"); 3483248280Skib if (*sysmaps->CMAP2 != 0) 3484248280Skib panic("pmap_copy_pages: CMAP2 busy"); 3485248280Skib sched_pin(); 3486248280Skib while (xfersize > 0) { 3487248280Skib a_pg = ma[a_offset >> PAGE_SHIFT]; 3488248280Skib a_pg_offset = a_offset & PAGE_MASK; 3489248280Skib cnt = min(xfersize, PAGE_SIZE - a_pg_offset); 3490248280Skib b_pg = mb[b_offset >> PAGE_SHIFT]; 3491248280Skib b_pg_offset = b_offset & PAGE_MASK; 3492248280Skib cnt = min(cnt, PAGE_SIZE - b_pg_offset); 3493248280Skib PT_SET_MA(sysmaps->CADDR1, PG_V | VM_PAGE_TO_MACH(a_pg) | PG_A); 3494248280Skib PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | 3495248280Skib VM_PAGE_TO_MACH(b_pg) | PG_A | PG_M); 3496248280Skib a_cp = sysmaps->CADDR1 + a_pg_offset; 3497248280Skib b_cp = sysmaps->CADDR2 + b_pg_offset; 3498248280Skib bcopy(a_cp, b_cp, cnt); 3499248280Skib a_offset += cnt; 3500248280Skib b_offset += cnt; 3501248280Skib xfersize -= cnt; 3502248280Skib } 3503248280Skib PT_SET_MA(sysmaps->CADDR1, 0); 3504248280Skib PT_SET_MA(sysmaps->CADDR2, 0); 3505248280Skib sched_unpin(); 3506248280Skib mtx_unlock(&sysmaps->lock); 3507248280Skib} 3508248280Skib 3509181641Skmacy/* 3510181641Skmacy * Returns true if the pmap's pv is one of the first 3511181641Skmacy * 16 pvs linked to from this page. This count may 3512181641Skmacy * be changed upwards or downwards in the future; it 3513181641Skmacy * is only necessary that true be returned for a small 3514181641Skmacy * subset of pmaps for proper page aging. 3515181641Skmacy */ 3516181641Skmacyboolean_t 3517181641Skmacypmap_page_exists_quick(pmap_t pmap, vm_page_t m) 3518181641Skmacy{ 3519181641Skmacy pv_entry_t pv; 3520181641Skmacy int loops = 0; 3521208990Salc boolean_t rv; 3522181641Skmacy 3523224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 3524208990Salc ("pmap_page_exists_quick: page %p is not managed", m)); 3525208990Salc rv = FALSE; 3526241498Salc rw_wlock(&pvh_global_lock); 3527247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 3528181641Skmacy if (PV_PMAP(pv) == pmap) { 3529208990Salc rv = TRUE; 3530208990Salc break; 3531181641Skmacy } 3532181641Skmacy loops++; 3533181641Skmacy if (loops >= 16) 3534181641Skmacy break; 3535181641Skmacy } 3536241498Salc rw_wunlock(&pvh_global_lock); 3537208990Salc return (rv); 3538181641Skmacy} 3539181641Skmacy 3540181641Skmacy/* 3541181641Skmacy * pmap_page_wired_mappings: 3542181641Skmacy * 3543181641Skmacy * Return the number of managed mappings to the given physical page 3544181641Skmacy * that are wired. 3545181641Skmacy */ 3546181641Skmacyint 3547181641Skmacypmap_page_wired_mappings(vm_page_t m) 3548181641Skmacy{ 3549181641Skmacy pv_entry_t pv; 3550181641Skmacy pt_entry_t *pte; 3551181641Skmacy pmap_t pmap; 3552181641Skmacy int count; 3553181641Skmacy 3554181641Skmacy count = 0; 3555224746Skib if ((m->oflags & VPO_UNMANAGED) != 0) 3556181641Skmacy return (count); 3557241498Salc rw_wlock(&pvh_global_lock); 3558181641Skmacy sched_pin(); 3559247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 3560181641Skmacy pmap = PV_PMAP(pv); 3561181641Skmacy PMAP_LOCK(pmap); 3562181641Skmacy pte = pmap_pte_quick(pmap, pv->pv_va); 3563181641Skmacy if ((*pte & PG_W) != 0) 3564181641Skmacy count++; 3565181641Skmacy PMAP_UNLOCK(pmap); 3566181641Skmacy } 3567181641Skmacy sched_unpin(); 3568241498Salc rw_wunlock(&pvh_global_lock); 3569181641Skmacy return (count); 3570181641Skmacy} 3571181641Skmacy 3572181641Skmacy/* 3573228746Salc * Returns TRUE if the given page is mapped. Otherwise, returns FALSE. 3574181747Skmacy */ 3575181747Skmacyboolean_t 3576181747Skmacypmap_page_is_mapped(vm_page_t m) 3577181747Skmacy{ 3578181747Skmacy 3579224746Skib if ((m->oflags & VPO_UNMANAGED) != 0) 3580181747Skmacy return (FALSE); 3581228746Salc return (!TAILQ_EMPTY(&m->md.pv_list)); 3582181747Skmacy} 3583181747Skmacy 3584181747Skmacy/* 3585181641Skmacy * Remove all pages from specified address space 3586181641Skmacy * this aids process exit speeds. Also, this code 3587181641Skmacy * is special cased for current process only, but 3588181641Skmacy * can have the more generic (and slightly slower) 3589181641Skmacy * mode enabled. This is much faster than pmap_remove 3590181641Skmacy * in the case of running down an entire address space. 3591181641Skmacy */ 3592181641Skmacyvoid 3593181641Skmacypmap_remove_pages(pmap_t pmap) 3594181641Skmacy{ 3595181641Skmacy pt_entry_t *pte, tpte; 3596181641Skmacy vm_page_t m, free = NULL; 3597181641Skmacy pv_entry_t pv; 3598181641Skmacy struct pv_chunk *pc, *npc; 3599181641Skmacy int field, idx; 3600181641Skmacy int32_t bit; 3601181641Skmacy uint32_t inuse, bitmask; 3602181641Skmacy int allfree; 3603181641Skmacy 3604181641Skmacy CTR1(KTR_PMAP, "pmap_remove_pages: pmap=%p", pmap); 3605181641Skmacy 3606181641Skmacy if (pmap != vmspace_pmap(curthread->td_proc->p_vmspace)) { 3607181641Skmacy printf("warning: pmap_remove_pages called with non-current pmap\n"); 3608181641Skmacy return; 3609181641Skmacy } 3610241498Salc rw_wlock(&pvh_global_lock); 3611181641Skmacy KASSERT(pmap_is_current(pmap), ("removing pages from non-current pmap")); 3612181641Skmacy PMAP_LOCK(pmap); 3613181641Skmacy sched_pin(); 3614181641Skmacy TAILQ_FOREACH_SAFE(pc, &pmap->pm_pvchunk, pc_list, npc) { 3615241400Salc KASSERT(pc->pc_pmap == pmap, ("Wrong pmap %p %p", pmap, 3616241400Salc pc->pc_pmap)); 3617181641Skmacy allfree = 1; 3618181641Skmacy for (field = 0; field < _NPCM; field++) { 3619236534Salc inuse = ~pc->pc_map[field] & pc_freemask[field]; 3620181641Skmacy while (inuse != 0) { 3621181641Skmacy bit = bsfl(inuse); 3622181641Skmacy bitmask = 1UL << bit; 3623181641Skmacy idx = field * 32 + bit; 3624181641Skmacy pv = &pc->pc_pventry[idx]; 3625181641Skmacy inuse &= ~bitmask; 3626181641Skmacy 3627181641Skmacy pte = vtopte(pv->pv_va); 3628181641Skmacy tpte = *pte ? xpmap_mtop(*pte) : 0; 3629181641Skmacy 3630181641Skmacy if (tpte == 0) { 3631181641Skmacy printf( 3632181641Skmacy "TPTE at %p IS ZERO @ VA %08x\n", 3633181641Skmacy pte, pv->pv_va); 3634181641Skmacy panic("bad pte"); 3635181641Skmacy } 3636181641Skmacy 3637181641Skmacy/* 3638181641Skmacy * We cannot remove wired pages from a process' mapping at this time 3639181641Skmacy */ 3640181641Skmacy if (tpte & PG_W) { 3641181641Skmacy allfree = 0; 3642181641Skmacy continue; 3643181641Skmacy } 3644181641Skmacy 3645181641Skmacy m = PHYS_TO_VM_PAGE(tpte & PG_FRAME); 3646181641Skmacy KASSERT(m->phys_addr == (tpte & PG_FRAME), 3647181641Skmacy ("vm_page_t %p phys_addr mismatch %016jx %016jx", 3648181641Skmacy m, (uintmax_t)m->phys_addr, 3649181641Skmacy (uintmax_t)tpte)); 3650181641Skmacy 3651181641Skmacy KASSERT(m < &vm_page_array[vm_page_array_size], 3652181641Skmacy ("pmap_remove_pages: bad tpte %#jx", 3653181641Skmacy (uintmax_t)tpte)); 3654181641Skmacy 3655181641Skmacy 3656181641Skmacy PT_CLEAR_VA(pte, FALSE); 3657181641Skmacy 3658181641Skmacy /* 3659181641Skmacy * Update the vm_page_t clean/reference bits. 3660181641Skmacy */ 3661181641Skmacy if (tpte & PG_M) 3662181641Skmacy vm_page_dirty(m); 3663181641Skmacy 3664247678Sattilio TAILQ_REMOVE(&m->md.pv_list, pv, pv_next); 3665181641Skmacy if (TAILQ_EMPTY(&m->md.pv_list)) 3666225418Skib vm_page_aflag_clear(m, PGA_WRITEABLE); 3667181641Skmacy 3668181641Skmacy pmap_unuse_pt(pmap, pv->pv_va, &free); 3669181641Skmacy 3670181641Skmacy /* Mark free */ 3671181641Skmacy PV_STAT(pv_entry_frees++); 3672181641Skmacy PV_STAT(pv_entry_spare++); 3673181641Skmacy pv_entry_count--; 3674181641Skmacy pc->pc_map[field] |= bitmask; 3675181641Skmacy pmap->pm_stats.resident_count--; 3676181641Skmacy } 3677181641Skmacy } 3678181641Skmacy PT_UPDATES_FLUSH(); 3679181641Skmacy if (allfree) { 3680181641Skmacy TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list); 3681236378Salc free_pv_chunk(pc); 3682181641Skmacy } 3683181641Skmacy } 3684181641Skmacy PT_UPDATES_FLUSH(); 3685181641Skmacy if (*PMAP1) 3686181641Skmacy PT_SET_MA(PADDR1, 0); 3687181641Skmacy 3688181641Skmacy sched_unpin(); 3689181641Skmacy pmap_invalidate_all(pmap); 3690241498Salc rw_wunlock(&pvh_global_lock); 3691181641Skmacy PMAP_UNLOCK(pmap); 3692181641Skmacy pmap_free_zero_pages(free); 3693181641Skmacy} 3694181641Skmacy 3695181641Skmacy/* 3696181641Skmacy * pmap_is_modified: 3697181641Skmacy * 3698181641Skmacy * Return whether or not the specified physical page was modified 3699181641Skmacy * in any physical maps. 3700181641Skmacy */ 3701181641Skmacyboolean_t 3702181641Skmacypmap_is_modified(vm_page_t m) 3703181641Skmacy{ 3704181641Skmacy pv_entry_t pv; 3705181641Skmacy pt_entry_t *pte; 3706181641Skmacy pmap_t pmap; 3707181641Skmacy boolean_t rv; 3708181641Skmacy 3709224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 3710208504Salc ("pmap_is_modified: page %p is not managed", m)); 3711181641Skmacy rv = FALSE; 3712208504Salc 3713208504Salc /* 3714254138Sattilio * If the page is not exclusive busied, then PGA_WRITEABLE cannot be 3715225418Skib * concurrently set while the object is locked. Thus, if PGA_WRITEABLE 3716208504Salc * is clear, no PTEs can have PG_M set. 3717208504Salc */ 3718248084Sattilio VM_OBJECT_ASSERT_WLOCKED(m->object); 3719254138Sattilio if (!vm_page_xbusied(m) && (m->aflags & PGA_WRITEABLE) == 0) 3720181641Skmacy return (rv); 3721241498Salc rw_wlock(&pvh_global_lock); 3722181641Skmacy sched_pin(); 3723247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 3724181641Skmacy pmap = PV_PMAP(pv); 3725181641Skmacy PMAP_LOCK(pmap); 3726181641Skmacy pte = pmap_pte_quick(pmap, pv->pv_va); 3727181641Skmacy rv = (*pte & PG_M) != 0; 3728181641Skmacy PMAP_UNLOCK(pmap); 3729181641Skmacy if (rv) 3730181641Skmacy break; 3731181641Skmacy } 3732181641Skmacy if (*PMAP1) 3733181641Skmacy PT_SET_MA(PADDR1, 0); 3734181641Skmacy sched_unpin(); 3735241498Salc rw_wunlock(&pvh_global_lock); 3736181641Skmacy return (rv); 3737181641Skmacy} 3738181641Skmacy 3739181641Skmacy/* 3740181641Skmacy * pmap_is_prefaultable: 3741181641Skmacy * 3742181641Skmacy * Return whether or not the specified virtual address is elgible 3743181641Skmacy * for prefault. 3744181641Skmacy */ 3745181641Skmacystatic boolean_t 3746181641Skmacypmap_is_prefaultable_locked(pmap_t pmap, vm_offset_t addr) 3747181641Skmacy{ 3748181641Skmacy pt_entry_t *pte; 3749181641Skmacy boolean_t rv = FALSE; 3750181641Skmacy 3751181641Skmacy return (rv); 3752181641Skmacy 3753181641Skmacy if (pmap_is_current(pmap) && *pmap_pde(pmap, addr)) { 3754181641Skmacy pte = vtopte(addr); 3755181641Skmacy rv = (*pte == 0); 3756181641Skmacy } 3757181641Skmacy return (rv); 3758181641Skmacy} 3759181641Skmacy 3760181641Skmacyboolean_t 3761181641Skmacypmap_is_prefaultable(pmap_t pmap, vm_offset_t addr) 3762181641Skmacy{ 3763181641Skmacy boolean_t rv; 3764181641Skmacy 3765181641Skmacy PMAP_LOCK(pmap); 3766181641Skmacy rv = pmap_is_prefaultable_locked(pmap, addr); 3767181641Skmacy PMAP_UNLOCK(pmap); 3768181641Skmacy return (rv); 3769181641Skmacy} 3770181641Skmacy 3771207155Salcboolean_t 3772207155Salcpmap_is_referenced(vm_page_t m) 3773207155Salc{ 3774207155Salc pv_entry_t pv; 3775207155Salc pt_entry_t *pte; 3776207155Salc pmap_t pmap; 3777207155Salc boolean_t rv; 3778207155Salc 3779224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 3780208574Salc ("pmap_is_referenced: page %p is not managed", m)); 3781207155Salc rv = FALSE; 3782241498Salc rw_wlock(&pvh_global_lock); 3783207155Salc sched_pin(); 3784247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 3785207155Salc pmap = PV_PMAP(pv); 3786207155Salc PMAP_LOCK(pmap); 3787207155Salc pte = pmap_pte_quick(pmap, pv->pv_va); 3788207155Salc rv = (*pte & (PG_A | PG_V)) == (PG_A | PG_V); 3789207155Salc PMAP_UNLOCK(pmap); 3790207155Salc if (rv) 3791207155Salc break; 3792207155Salc } 3793207155Salc if (*PMAP1) 3794207155Salc PT_SET_MA(PADDR1, 0); 3795207155Salc sched_unpin(); 3796241498Salc rw_wunlock(&pvh_global_lock); 3797207155Salc return (rv); 3798207155Salc} 3799207155Salc 3800181641Skmacyvoid 3801181641Skmacypmap_map_readonly(pmap_t pmap, vm_offset_t va, int len) 3802181641Skmacy{ 3803181641Skmacy int i, npages = round_page(len) >> PAGE_SHIFT; 3804181641Skmacy for (i = 0; i < npages; i++) { 3805181641Skmacy pt_entry_t *pte; 3806181641Skmacy pte = pmap_pte(pmap, (vm_offset_t)(va + i*PAGE_SIZE)); 3807241498Salc rw_wlock(&pvh_global_lock); 3808181641Skmacy pte_store(pte, xpmap_mtop(*pte & ~(PG_RW|PG_M))); 3809241498Salc rw_wunlock(&pvh_global_lock); 3810181641Skmacy PMAP_MARK_PRIV(xpmap_mtop(*pte)); 3811181641Skmacy pmap_pte_release(pte); 3812181641Skmacy } 3813181641Skmacy} 3814181641Skmacy 3815181641Skmacyvoid 3816181641Skmacypmap_map_readwrite(pmap_t pmap, vm_offset_t va, int len) 3817181641Skmacy{ 3818181641Skmacy int i, npages = round_page(len) >> PAGE_SHIFT; 3819181641Skmacy for (i = 0; i < npages; i++) { 3820181641Skmacy pt_entry_t *pte; 3821181641Skmacy pte = pmap_pte(pmap, (vm_offset_t)(va + i*PAGE_SIZE)); 3822181641Skmacy PMAP_MARK_UNPRIV(xpmap_mtop(*pte)); 3823241498Salc rw_wlock(&pvh_global_lock); 3824181641Skmacy pte_store(pte, xpmap_mtop(*pte) | (PG_RW|PG_M)); 3825241498Salc rw_wunlock(&pvh_global_lock); 3826181641Skmacy pmap_pte_release(pte); 3827181641Skmacy } 3828181641Skmacy} 3829181641Skmacy 3830181641Skmacy/* 3831181641Skmacy * Clear the write and modified bits in each of the given page's mappings. 3832181641Skmacy */ 3833181641Skmacyvoid 3834181641Skmacypmap_remove_write(vm_page_t m) 3835181641Skmacy{ 3836181641Skmacy pv_entry_t pv; 3837181641Skmacy pmap_t pmap; 3838181641Skmacy pt_entry_t oldpte, *pte; 3839181641Skmacy 3840224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 3841208175Salc ("pmap_remove_write: page %p is not managed", m)); 3842208175Salc 3843208175Salc /* 3844254138Sattilio * If the page is not exclusive busied, then PGA_WRITEABLE cannot be 3845254138Sattilio * set by another thread while the object is locked. Thus, 3846254138Sattilio * if PGA_WRITEABLE is clear, no page table entries need updating. 3847208175Salc */ 3848248084Sattilio VM_OBJECT_ASSERT_WLOCKED(m->object); 3849254138Sattilio if (!vm_page_xbusied(m) && (m->aflags & PGA_WRITEABLE) == 0) 3850181641Skmacy return; 3851241498Salc rw_wlock(&pvh_global_lock); 3852181641Skmacy sched_pin(); 3853247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 3854181641Skmacy pmap = PV_PMAP(pv); 3855181641Skmacy PMAP_LOCK(pmap); 3856181641Skmacy pte = pmap_pte_quick(pmap, pv->pv_va); 3857181641Skmacyretry: 3858181641Skmacy oldpte = *pte; 3859181641Skmacy if ((oldpte & PG_RW) != 0) { 3860188341Skmacy vm_paddr_t newpte = oldpte & ~(PG_RW | PG_M); 3861188341Skmacy 3862181641Skmacy /* 3863181641Skmacy * Regardless of whether a pte is 32 or 64 bits 3864181641Skmacy * in size, PG_RW and PG_M are among the least 3865181641Skmacy * significant 32 bits. 3866181641Skmacy */ 3867188341Skmacy PT_SET_VA_MA(pte, newpte, TRUE); 3868188341Skmacy if (*pte != newpte) 3869181641Skmacy goto retry; 3870188341Skmacy 3871181641Skmacy if ((oldpte & PG_M) != 0) 3872181641Skmacy vm_page_dirty(m); 3873181641Skmacy pmap_invalidate_page(pmap, pv->pv_va); 3874181641Skmacy } 3875181641Skmacy PMAP_UNLOCK(pmap); 3876181641Skmacy } 3877225418Skib vm_page_aflag_clear(m, PGA_WRITEABLE); 3878181641Skmacy PT_UPDATES_FLUSH(); 3879181641Skmacy if (*PMAP1) 3880181641Skmacy PT_SET_MA(PADDR1, 0); 3881181641Skmacy sched_unpin(); 3882241498Salc rw_wunlock(&pvh_global_lock); 3883181641Skmacy} 3884181641Skmacy 3885181641Skmacy/* 3886181641Skmacy * pmap_ts_referenced: 3887181641Skmacy * 3888181641Skmacy * Return a count of reference bits for a page, clearing those bits. 3889181641Skmacy * It is not necessary for every reference bit to be cleared, but it 3890181641Skmacy * is necessary that 0 only be returned when there are truly no 3891181641Skmacy * reference bits set. 3892181641Skmacy * 3893181641Skmacy * XXX: The exact number of bits to check and clear is a matter that 3894181641Skmacy * should be tested and standardized at some point in the future for 3895181641Skmacy * optimal aging of shared pages. 3896181641Skmacy */ 3897181641Skmacyint 3898181641Skmacypmap_ts_referenced(vm_page_t m) 3899181641Skmacy{ 3900181641Skmacy pv_entry_t pv, pvf, pvn; 3901181641Skmacy pmap_t pmap; 3902181641Skmacy pt_entry_t *pte; 3903181641Skmacy int rtval = 0; 3904181641Skmacy 3905224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 3906208990Salc ("pmap_ts_referenced: page %p is not managed", m)); 3907241498Salc rw_wlock(&pvh_global_lock); 3908181641Skmacy sched_pin(); 3909181641Skmacy if ((pv = TAILQ_FIRST(&m->md.pv_list)) != NULL) { 3910181641Skmacy pvf = pv; 3911181641Skmacy do { 3912247678Sattilio pvn = TAILQ_NEXT(pv, pv_next); 3913247678Sattilio TAILQ_REMOVE(&m->md.pv_list, pv, pv_next); 3914247678Sattilio TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_next); 3915181641Skmacy pmap = PV_PMAP(pv); 3916181641Skmacy PMAP_LOCK(pmap); 3917181641Skmacy pte = pmap_pte_quick(pmap, pv->pv_va); 3918181641Skmacy if ((*pte & PG_A) != 0) { 3919181641Skmacy PT_SET_VA_MA(pte, *pte & ~PG_A, FALSE); 3920181641Skmacy pmap_invalidate_page(pmap, pv->pv_va); 3921181641Skmacy rtval++; 3922181641Skmacy if (rtval > 4) 3923181641Skmacy pvn = NULL; 3924181641Skmacy } 3925181641Skmacy PMAP_UNLOCK(pmap); 3926181641Skmacy } while ((pv = pvn) != NULL && pv != pvf); 3927181641Skmacy } 3928181641Skmacy PT_UPDATES_FLUSH(); 3929181641Skmacy if (*PMAP1) 3930181641Skmacy PT_SET_MA(PADDR1, 0); 3931181641Skmacy sched_unpin(); 3932241498Salc rw_wunlock(&pvh_global_lock); 3933181641Skmacy return (rtval); 3934181641Skmacy} 3935181641Skmacy 3936181641Skmacy/* 3937255028Salc * Apply the given advice to the specified range of addresses within the 3938255028Salc * given pmap. Depending on the advice, clear the referenced and/or 3939255028Salc * modified flags in each mapping and set the mapped page's dirty field. 3940255028Salc */ 3941255028Salcvoid 3942255028Salcpmap_advise(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, int advice) 3943255028Salc{ 3944255028Salc pd_entry_t oldpde; 3945255028Salc pt_entry_t *pte; 3946255028Salc vm_offset_t pdnxt; 3947255028Salc vm_page_t m; 3948255028Salc boolean_t anychanged; 3949255028Salc 3950255028Salc if (advice != MADV_DONTNEED && advice != MADV_FREE) 3951255028Salc return; 3952255028Salc anychanged = FALSE; 3953255028Salc rw_wlock(&pvh_global_lock); 3954255028Salc sched_pin(); 3955255028Salc PMAP_LOCK(pmap); 3956255028Salc for (; sva < eva; sva = pdnxt) { 3957255028Salc pdnxt = (sva + NBPDR) & ~PDRMASK; 3958255028Salc if (pdnxt < sva) 3959255028Salc pdnxt = eva; 3960255028Salc oldpde = pmap->pm_pdir[sva >> PDRSHIFT]; 3961255028Salc if ((oldpde & (PG_PS | PG_V)) != PG_V) 3962255028Salc continue; 3963255028Salc if (pdnxt > eva) 3964255028Salc pdnxt = eva; 3965255028Salc for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++, 3966255028Salc sva += PAGE_SIZE) { 3967255028Salc if ((*pte & (PG_MANAGED | PG_V)) != (PG_MANAGED | 3968255028Salc PG_V)) 3969255028Salc continue; 3970255028Salc else if ((*pte & (PG_M | PG_RW)) == (PG_M | PG_RW)) { 3971255028Salc if (advice == MADV_DONTNEED) { 3972255028Salc /* 3973255028Salc * Future calls to pmap_is_modified() 3974255028Salc * can be avoided by making the page 3975255028Salc * dirty now. 3976255028Salc */ 3977255028Salc m = PHYS_TO_VM_PAGE(xpmap_mtop(*pte) & 3978255028Salc PG_FRAME); 3979255028Salc vm_page_dirty(m); 3980255028Salc } 3981255028Salc PT_SET_VA_MA(pte, *pte & ~(PG_M | PG_A), TRUE); 3982255028Salc } else if ((*pte & PG_A) != 0) 3983255028Salc PT_SET_VA_MA(pte, *pte & ~PG_A, TRUE); 3984255028Salc else 3985255028Salc continue; 3986255028Salc if ((*pte & PG_G) != 0) 3987255028Salc pmap_invalidate_page(pmap, sva); 3988255028Salc else 3989255028Salc anychanged = TRUE; 3990255028Salc } 3991255028Salc } 3992255028Salc PT_UPDATES_FLUSH(); 3993255028Salc if (*PMAP1) 3994255028Salc PT_SET_VA_MA(PMAP1, 0, TRUE); 3995255028Salc if (anychanged) 3996255028Salc pmap_invalidate_all(pmap); 3997255028Salc sched_unpin(); 3998255028Salc rw_wunlock(&pvh_global_lock); 3999255028Salc PMAP_UNLOCK(pmap); 4000255028Salc} 4001255028Salc 4002255028Salc/* 4003181641Skmacy * Clear the modify bits on the specified physical page. 4004181641Skmacy */ 4005181641Skmacyvoid 4006181641Skmacypmap_clear_modify(vm_page_t m) 4007181641Skmacy{ 4008181641Skmacy pv_entry_t pv; 4009181641Skmacy pmap_t pmap; 4010181641Skmacy pt_entry_t *pte; 4011181641Skmacy 4012224746Skib KASSERT((m->oflags & VPO_UNMANAGED) == 0, 4013208504Salc ("pmap_clear_modify: page %p is not managed", m)); 4014248084Sattilio VM_OBJECT_ASSERT_WLOCKED(m->object); 4015254138Sattilio KASSERT(!vm_page_xbusied(m), 4016254138Sattilio ("pmap_clear_modify: page %p is exclusive busied", m)); 4017208504Salc 4018208504Salc /* 4019225418Skib * If the page is not PGA_WRITEABLE, then no PTEs can have PG_M set. 4020208504Salc * If the object containing the page is locked and the page is not 4021254138Sattilio * exclusive busied, then PGA_WRITEABLE cannot be concurrently set. 4022208504Salc */ 4023225418Skib if ((m->aflags & PGA_WRITEABLE) == 0) 4024181641Skmacy return; 4025241498Salc rw_wlock(&pvh_global_lock); 4026181641Skmacy sched_pin(); 4027247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 4028181641Skmacy pmap = PV_PMAP(pv); 4029181641Skmacy PMAP_LOCK(pmap); 4030181641Skmacy pte = pmap_pte_quick(pmap, pv->pv_va); 4031228923Salc if ((*pte & (PG_M | PG_RW)) == (PG_M | PG_RW)) { 4032181641Skmacy /* 4033181641Skmacy * Regardless of whether a pte is 32 or 64 bits 4034181641Skmacy * in size, PG_M is among the least significant 4035181641Skmacy * 32 bits. 4036181641Skmacy */ 4037181641Skmacy PT_SET_VA_MA(pte, *pte & ~PG_M, FALSE); 4038181641Skmacy pmap_invalidate_page(pmap, pv->pv_va); 4039181641Skmacy } 4040181641Skmacy PMAP_UNLOCK(pmap); 4041181641Skmacy } 4042181641Skmacy sched_unpin(); 4043241498Salc rw_wunlock(&pvh_global_lock); 4044181641Skmacy} 4045181641Skmacy 4046181641Skmacy/* 4047181641Skmacy * Miscellaneous support routines follow 4048181641Skmacy */ 4049181641Skmacy 4050181641Skmacy/* 4051181641Skmacy * Map a set of physical memory pages into the kernel virtual 4052181641Skmacy * address space. Return a pointer to where it is mapped. This 4053181641Skmacy * routine is intended to be used for mapping device memory, 4054181641Skmacy * NOT real memory. 4055181641Skmacy */ 4056181641Skmacyvoid * 4057181641Skmacypmap_mapdev_attr(vm_paddr_t pa, vm_size_t size, int mode) 4058181641Skmacy{ 4059195949Skib vm_offset_t va, offset; 4060195949Skib vm_size_t tmpsize; 4061181641Skmacy 4062181641Skmacy offset = pa & PAGE_MASK; 4063246855Sjkim size = round_page(offset + size); 4064181641Skmacy pa = pa & PG_FRAME; 4065181641Skmacy 4066181641Skmacy if (pa < KERNLOAD && pa + size <= KERNLOAD) 4067181641Skmacy va = KERNBASE + pa; 4068181641Skmacy else 4069254025Sjeff va = kva_alloc(size); 4070181641Skmacy if (!va) 4071181641Skmacy panic("pmap_mapdev: Couldn't alloc kernel virtual memory"); 4072181641Skmacy 4073195949Skib for (tmpsize = 0; tmpsize < size; tmpsize += PAGE_SIZE) 4074195949Skib pmap_kenter_attr(va + tmpsize, pa + tmpsize, mode); 4075195949Skib pmap_invalidate_range(kernel_pmap, va, va + tmpsize); 4076195949Skib pmap_invalidate_cache_range(va, va + size); 4077181641Skmacy return ((void *)(va + offset)); 4078181641Skmacy} 4079181641Skmacy 4080181641Skmacyvoid * 4081181641Skmacypmap_mapdev(vm_paddr_t pa, vm_size_t size) 4082181641Skmacy{ 4083181641Skmacy 4084181641Skmacy return (pmap_mapdev_attr(pa, size, PAT_UNCACHEABLE)); 4085181641Skmacy} 4086181641Skmacy 4087181641Skmacyvoid * 4088181641Skmacypmap_mapbios(vm_paddr_t pa, vm_size_t size) 4089181641Skmacy{ 4090181641Skmacy 4091181641Skmacy return (pmap_mapdev_attr(pa, size, PAT_WRITE_BACK)); 4092181641Skmacy} 4093181641Skmacy 4094181641Skmacyvoid 4095181641Skmacypmap_unmapdev(vm_offset_t va, vm_size_t size) 4096181641Skmacy{ 4097240317Salc vm_offset_t base, offset; 4098181641Skmacy 4099181641Skmacy if (va >= KERNBASE && va + size <= KERNBASE + KERNLOAD) 4100181641Skmacy return; 4101181641Skmacy base = trunc_page(va); 4102181641Skmacy offset = va & PAGE_MASK; 4103246855Sjkim size = round_page(offset + size); 4104254025Sjeff kva_free(base, size); 4105181641Skmacy} 4106181641Skmacy 4107195774Salc/* 4108195774Salc * Sets the memory attribute for the specified page. 4109195774Salc */ 4110195774Salcvoid 4111195774Salcpmap_page_set_memattr(vm_page_t m, vm_memattr_t ma) 4112195774Salc{ 4113195774Salc 4114195774Salc m->md.pat_mode = ma; 4115195949Skib if ((m->flags & PG_FICTITIOUS) != 0) 4116195949Skib return; 4117195774Salc 4118195774Salc /* 4119195774Salc * If "m" is a normal page, flush it from the cache. 4120195949Skib * See pmap_invalidate_cache_range(). 4121195949Skib * 4122195949Skib * First, try to find an existing mapping of the page by sf 4123195949Skib * buffer. sf_buf_invalidate_cache() modifies mapping and 4124195949Skib * flushes the cache. 4125195774Salc */ 4126195949Skib if (sf_buf_invalidate_cache(m)) 4127195949Skib return; 4128195949Skib 4129195949Skib /* 4130195949Skib * If page is not mapped by sf buffer, but CPU does not 4131195949Skib * support self snoop, map the page transient and do 4132195949Skib * invalidation. In the worst case, whole cache is flushed by 4133195949Skib * pmap_invalidate_cache_range(). 4134195949Skib */ 4135228923Salc if ((cpu_feature & CPUID_SS) == 0) 4136228923Salc pmap_flush_page(m); 4137228923Salc} 4138228923Salc 4139228923Salcstatic void 4140228923Salcpmap_flush_page(vm_page_t m) 4141228923Salc{ 4142228923Salc struct sysmaps *sysmaps; 4143228923Salc vm_offset_t sva, eva; 4144228923Salc 4145228923Salc if ((cpu_feature & CPUID_CLFSH) != 0) { 4146195949Skib sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)]; 4147195949Skib mtx_lock(&sysmaps->lock); 4148195949Skib if (*sysmaps->CMAP2) 4149228923Salc panic("pmap_flush_page: CMAP2 busy"); 4150195949Skib sched_pin(); 4151195949Skib PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | 4152215587Scperciva VM_PAGE_TO_MACH(m) | PG_A | PG_M | 4153195949Skib pmap_cache_bits(m->md.pat_mode, 0)); 4154195949Skib invlcaddr(sysmaps->CADDR2); 4155195949Skib sva = (vm_offset_t)sysmaps->CADDR2; 4156195949Skib eva = sva + PAGE_SIZE; 4157228923Salc 4158228923Salc /* 4159228923Salc * Use mfence despite the ordering implied by 4160228923Salc * mtx_{un,}lock() because clflush is not guaranteed 4161228923Salc * to be ordered by any other instruction. 4162228923Salc */ 4163228923Salc mfence(); 4164228923Salc for (; sva < eva; sva += cpu_clflush_line_size) 4165228923Salc clflush(sva); 4166228923Salc mfence(); 4167195949Skib PT_SET_MA(sysmaps->CADDR2, 0); 4168195949Skib sched_unpin(); 4169195949Skib mtx_unlock(&sysmaps->lock); 4170228923Salc } else 4171228923Salc pmap_invalidate_cache(); 4172195774Salc} 4173195774Salc 4174228923Salc/* 4175228923Salc * Changes the specified virtual address range's memory type to that given by 4176228923Salc * the parameter "mode". The specified virtual address range must be 4177228923Salc * completely contained within either the kernel map. 4178228923Salc * 4179228923Salc * Returns zero if the change completed successfully, and either EINVAL or 4180228923Salc * ENOMEM if the change failed. Specifically, EINVAL is returned if some part 4181228923Salc * of the virtual address range was not mapped, and ENOMEM is returned if 4182228923Salc * there was insufficient memory available to complete the change. 4183228923Salc */ 4184181641Skmacyint 4185228923Salcpmap_change_attr(vm_offset_t va, vm_size_t size, int mode) 4186181641Skmacy{ 4187181641Skmacy vm_offset_t base, offset, tmpva; 4188181641Skmacy pt_entry_t *pte; 4189181641Skmacy u_int opte, npte; 4190181641Skmacy pd_entry_t *pde; 4191195949Skib boolean_t changed; 4192181641Skmacy 4193181641Skmacy base = trunc_page(va); 4194181641Skmacy offset = va & PAGE_MASK; 4195246855Sjkim size = round_page(offset + size); 4196181641Skmacy 4197181641Skmacy /* Only supported on kernel virtual addresses. */ 4198181641Skmacy if (base <= VM_MAXUSER_ADDRESS) 4199181641Skmacy return (EINVAL); 4200181641Skmacy 4201181641Skmacy /* 4MB pages and pages that aren't mapped aren't supported. */ 4202181641Skmacy for (tmpva = base; tmpva < (base + size); tmpva += PAGE_SIZE) { 4203181641Skmacy pde = pmap_pde(kernel_pmap, tmpva); 4204181641Skmacy if (*pde & PG_PS) 4205181641Skmacy return (EINVAL); 4206181641Skmacy if ((*pde & PG_V) == 0) 4207181641Skmacy return (EINVAL); 4208181641Skmacy pte = vtopte(va); 4209181641Skmacy if ((*pte & PG_V) == 0) 4210181641Skmacy return (EINVAL); 4211181641Skmacy } 4212181641Skmacy 4213195949Skib changed = FALSE; 4214195949Skib 4215181641Skmacy /* 4216181641Skmacy * Ok, all the pages exist and are 4k, so run through them updating 4217181641Skmacy * their cache mode. 4218181641Skmacy */ 4219181641Skmacy for (tmpva = base; size > 0; ) { 4220181641Skmacy pte = vtopte(tmpva); 4221181641Skmacy 4222181641Skmacy /* 4223181641Skmacy * The cache mode bits are all in the low 32-bits of the 4224181641Skmacy * PTE, so we can just spin on updating the low 32-bits. 4225181641Skmacy */ 4226181641Skmacy do { 4227181641Skmacy opte = *(u_int *)pte; 4228181641Skmacy npte = opte & ~(PG_PTE_PAT | PG_NC_PCD | PG_NC_PWT); 4229181641Skmacy npte |= pmap_cache_bits(mode, 0); 4230181641Skmacy PT_SET_VA_MA(pte, npte, TRUE); 4231181641Skmacy } while (npte != opte && (*pte != npte)); 4232195949Skib if (npte != opte) 4233195949Skib changed = TRUE; 4234181641Skmacy tmpva += PAGE_SIZE; 4235181641Skmacy size -= PAGE_SIZE; 4236181641Skmacy } 4237181641Skmacy 4238181641Skmacy /* 4239228923Salc * Flush CPU caches to make sure any data isn't cached that 4240228923Salc * shouldn't be, etc. 4241181641Skmacy */ 4242195949Skib if (changed) { 4243195949Skib pmap_invalidate_range(kernel_pmap, base, tmpva); 4244195949Skib pmap_invalidate_cache_range(base, tmpva); 4245195949Skib } 4246181641Skmacy return (0); 4247181641Skmacy} 4248181641Skmacy 4249181641Skmacy/* 4250181641Skmacy * perform the pmap work for mincore 4251181641Skmacy */ 4252181641Skmacyint 4253208504Salcpmap_mincore(pmap_t pmap, vm_offset_t addr, vm_paddr_t *locked_pa) 4254181641Skmacy{ 4255181641Skmacy pt_entry_t *ptep, pte; 4256208504Salc vm_paddr_t pa; 4257208504Salc int val; 4258228923Salc 4259181641Skmacy PMAP_LOCK(pmap); 4260208504Salcretry: 4261181641Skmacy ptep = pmap_pte(pmap, addr); 4262181641Skmacy pte = (ptep != NULL) ? PT_GET(ptep) : 0; 4263181641Skmacy pmap_pte_release(ptep); 4264208504Salc val = 0; 4265208504Salc if ((pte & PG_V) != 0) { 4266208504Salc val |= MINCORE_INCORE; 4267208504Salc if ((pte & (PG_M | PG_RW)) == (PG_M | PG_RW)) 4268208504Salc val |= MINCORE_MODIFIED | MINCORE_MODIFIED_OTHER; 4269208504Salc if ((pte & PG_A) != 0) 4270208504Salc val |= MINCORE_REFERENCED | MINCORE_REFERENCED_OTHER; 4271208504Salc } 4272208504Salc if ((val & (MINCORE_MODIFIED_OTHER | MINCORE_REFERENCED_OTHER)) != 4273208504Salc (MINCORE_MODIFIED_OTHER | MINCORE_REFERENCED_OTHER) && 4274208504Salc (pte & (PG_MANAGED | PG_V)) == (PG_MANAGED | PG_V)) { 4275208504Salc pa = pte & PG_FRAME; 4276208504Salc /* Ensure that "PHYS_TO_VM_PAGE(pa)->object" doesn't change. */ 4277208504Salc if (vm_page_pa_tryrelock(pmap, pa, locked_pa)) 4278208504Salc goto retry; 4279208504Salc } else 4280208504Salc PA_UNLOCK_COND(*locked_pa); 4281181641Skmacy PMAP_UNLOCK(pmap); 4282208504Salc return (val); 4283181641Skmacy} 4284181641Skmacy 4285181641Skmacyvoid 4286181641Skmacypmap_activate(struct thread *td) 4287181641Skmacy{ 4288181641Skmacy pmap_t pmap, oldpmap; 4289223758Sattilio u_int cpuid; 4290181641Skmacy u_int32_t cr3; 4291181641Skmacy 4292181641Skmacy critical_enter(); 4293181641Skmacy pmap = vmspace_pmap(td->td_proc->p_vmspace); 4294181641Skmacy oldpmap = PCPU_GET(curpmap); 4295223758Sattilio cpuid = PCPU_GET(cpuid); 4296181641Skmacy#if defined(SMP) 4297223758Sattilio CPU_CLR_ATOMIC(cpuid, &oldpmap->pm_active); 4298223758Sattilio CPU_SET_ATOMIC(cpuid, &pmap->pm_active); 4299181641Skmacy#else 4300223758Sattilio CPU_CLR(cpuid, &oldpmap->pm_active); 4301223758Sattilio CPU_SET(cpuid, &pmap->pm_active); 4302181641Skmacy#endif 4303181641Skmacy#ifdef PAE 4304181641Skmacy cr3 = vtophys(pmap->pm_pdpt); 4305181641Skmacy#else 4306181641Skmacy cr3 = vtophys(pmap->pm_pdir); 4307181641Skmacy#endif 4308181641Skmacy /* 4309181641Skmacy * pmap_activate is for the current thread on the current cpu 4310181641Skmacy */ 4311181641Skmacy td->td_pcb->pcb_cr3 = cr3; 4312181641Skmacy PT_UPDATES_FLUSH(); 4313181641Skmacy load_cr3(cr3); 4314181641Skmacy PCPU_SET(curpmap, pmap); 4315181641Skmacy critical_exit(); 4316181641Skmacy} 4317181641Skmacy 4318198341Smarcelvoid 4319198341Smarcelpmap_sync_icache(pmap_t pm, vm_offset_t va, vm_size_t sz) 4320198341Smarcel{ 4321198341Smarcel} 4322198341Smarcel 4323181747Skmacy/* 4324181747Skmacy * Increase the starting virtual address of the given mapping if a 4325181747Skmacy * different alignment might result in more superpage mappings. 4326181747Skmacy */ 4327181747Skmacyvoid 4328181747Skmacypmap_align_superpage(vm_object_t object, vm_ooffset_t offset, 4329181747Skmacy vm_offset_t *addr, vm_size_t size) 4330181641Skmacy{ 4331181747Skmacy vm_offset_t superpage_offset; 4332181641Skmacy 4333181747Skmacy if (size < NBPDR) 4334181747Skmacy return; 4335181747Skmacy if (object != NULL && (object->flags & OBJ_COLORED) != 0) 4336181747Skmacy offset += ptoa(object->pg_color); 4337181747Skmacy superpage_offset = offset & PDRMASK; 4338181747Skmacy if (size - ((NBPDR - superpage_offset) & PDRMASK) < NBPDR || 4339181747Skmacy (*addr & PDRMASK) == superpage_offset) 4340181747Skmacy return; 4341181747Skmacy if ((*addr & PDRMASK) < superpage_offset) 4342181747Skmacy *addr = (*addr & ~PDRMASK) + superpage_offset; 4343181747Skmacy else 4344181747Skmacy *addr = ((*addr + PDRMASK) & ~PDRMASK) + superpage_offset; 4345181641Skmacy} 4346181641Skmacy 4347190627Sdfrvoid 4348190627Sdfrpmap_suspend() 4349190627Sdfr{ 4350190627Sdfr pmap_t pmap; 4351190627Sdfr int i, pdir, offset; 4352190627Sdfr vm_paddr_t pdirma; 4353190627Sdfr mmu_update_t mu[4]; 4354190627Sdfr 4355190627Sdfr /* 4356190627Sdfr * We need to remove the recursive mapping structure from all 4357190627Sdfr * our pmaps so that Xen doesn't get confused when it restores 4358190627Sdfr * the page tables. The recursive map lives at page directory 4359190627Sdfr * index PTDPTDI. We assume that the suspend code has stopped 4360190627Sdfr * the other vcpus (if any). 4361190627Sdfr */ 4362190627Sdfr LIST_FOREACH(pmap, &allpmaps, pm_list) { 4363190627Sdfr for (i = 0; i < 4; i++) { 4364190627Sdfr /* 4365190627Sdfr * Figure out which page directory (L2) page 4366190627Sdfr * contains this bit of the recursive map and 4367190627Sdfr * the offset within that page of the map 4368190627Sdfr * entry 4369190627Sdfr */ 4370190627Sdfr pdir = (PTDPTDI + i) / NPDEPG; 4371190627Sdfr offset = (PTDPTDI + i) % NPDEPG; 4372190627Sdfr pdirma = pmap->pm_pdpt[pdir] & PG_FRAME; 4373190627Sdfr mu[i].ptr = pdirma + offset * sizeof(pd_entry_t); 4374190627Sdfr mu[i].val = 0; 4375190627Sdfr } 4376190627Sdfr HYPERVISOR_mmu_update(mu, 4, NULL, DOMID_SELF); 4377190627Sdfr } 4378190627Sdfr} 4379190627Sdfr 4380190627Sdfrvoid 4381190627Sdfrpmap_resume() 4382190627Sdfr{ 4383190627Sdfr pmap_t pmap; 4384190627Sdfr int i, pdir, offset; 4385190627Sdfr vm_paddr_t pdirma; 4386190627Sdfr mmu_update_t mu[4]; 4387190627Sdfr 4388190627Sdfr /* 4389190627Sdfr * Restore the recursive map that we removed on suspend. 4390190627Sdfr */ 4391190627Sdfr LIST_FOREACH(pmap, &allpmaps, pm_list) { 4392190627Sdfr for (i = 0; i < 4; i++) { 4393190627Sdfr /* 4394190627Sdfr * Figure out which page directory (L2) page 4395190627Sdfr * contains this bit of the recursive map and 4396190627Sdfr * the offset within that page of the map 4397190627Sdfr * entry 4398190627Sdfr */ 4399190627Sdfr pdir = (PTDPTDI + i) / NPDEPG; 4400190627Sdfr offset = (PTDPTDI + i) % NPDEPG; 4401190627Sdfr pdirma = pmap->pm_pdpt[pdir] & PG_FRAME; 4402190627Sdfr mu[i].ptr = pdirma + offset * sizeof(pd_entry_t); 4403190627Sdfr mu[i].val = (pmap->pm_pdpt[i] & PG_FRAME) | PG_V; 4404190627Sdfr } 4405190627Sdfr HYPERVISOR_mmu_update(mu, 4, NULL, DOMID_SELF); 4406190627Sdfr } 4407190627Sdfr} 4408190627Sdfr 4409181641Skmacy#if defined(PMAP_DEBUG) 4410181641Skmacypmap_pid_dump(int pid) 4411181641Skmacy{ 4412181641Skmacy pmap_t pmap; 4413181641Skmacy struct proc *p; 4414181641Skmacy int npte = 0; 4415181641Skmacy int index; 4416181641Skmacy 4417181641Skmacy sx_slock(&allproc_lock); 4418181641Skmacy FOREACH_PROC_IN_SYSTEM(p) { 4419181641Skmacy if (p->p_pid != pid) 4420181641Skmacy continue; 4421181641Skmacy 4422181641Skmacy if (p->p_vmspace) { 4423181641Skmacy int i,j; 4424181641Skmacy index = 0; 4425181641Skmacy pmap = vmspace_pmap(p->p_vmspace); 4426181641Skmacy for (i = 0; i < NPDEPTD; i++) { 4427181641Skmacy pd_entry_t *pde; 4428181641Skmacy pt_entry_t *pte; 4429181641Skmacy vm_offset_t base = i << PDRSHIFT; 4430181641Skmacy 4431181641Skmacy pde = &pmap->pm_pdir[i]; 4432181641Skmacy if (pde && pmap_pde_v(pde)) { 4433181641Skmacy for (j = 0; j < NPTEPG; j++) { 4434181641Skmacy vm_offset_t va = base + (j << PAGE_SHIFT); 4435181641Skmacy if (va >= (vm_offset_t) VM_MIN_KERNEL_ADDRESS) { 4436181641Skmacy if (index) { 4437181641Skmacy index = 0; 4438181641Skmacy printf("\n"); 4439181641Skmacy } 4440181641Skmacy sx_sunlock(&allproc_lock); 4441228923Salc return (npte); 4442181641Skmacy } 4443181641Skmacy pte = pmap_pte(pmap, va); 4444181641Skmacy if (pte && pmap_pte_v(pte)) { 4445181641Skmacy pt_entry_t pa; 4446181641Skmacy vm_page_t m; 4447181641Skmacy pa = PT_GET(pte); 4448181641Skmacy m = PHYS_TO_VM_PAGE(pa & PG_FRAME); 4449181641Skmacy printf("va: 0x%x, pt: 0x%x, h: %d, w: %d, f: 0x%x", 4450181641Skmacy va, pa, m->hold_count, m->wire_count, m->flags); 4451181641Skmacy npte++; 4452181641Skmacy index++; 4453181641Skmacy if (index >= 2) { 4454181641Skmacy index = 0; 4455181641Skmacy printf("\n"); 4456181641Skmacy } else { 4457181641Skmacy printf(" "); 4458181641Skmacy } 4459181641Skmacy } 4460181641Skmacy } 4461181641Skmacy } 4462181641Skmacy } 4463181641Skmacy } 4464181641Skmacy } 4465181641Skmacy sx_sunlock(&allproc_lock); 4466228923Salc return (npte); 4467181641Skmacy} 4468181641Skmacy#endif 4469181641Skmacy 4470181641Skmacy#if defined(DEBUG) 4471181641Skmacy 4472181641Skmacystatic void pads(pmap_t pm); 4473181641Skmacyvoid pmap_pvdump(vm_paddr_t pa); 4474181641Skmacy 4475181641Skmacy/* print address space of pmap*/ 4476181641Skmacystatic void 4477181641Skmacypads(pmap_t pm) 4478181641Skmacy{ 4479181641Skmacy int i, j; 4480181641Skmacy vm_paddr_t va; 4481181641Skmacy pt_entry_t *ptep; 4482181641Skmacy 4483181641Skmacy if (pm == kernel_pmap) 4484181641Skmacy return; 4485181641Skmacy for (i = 0; i < NPDEPTD; i++) 4486181641Skmacy if (pm->pm_pdir[i]) 4487181641Skmacy for (j = 0; j < NPTEPG; j++) { 4488181641Skmacy va = (i << PDRSHIFT) + (j << PAGE_SHIFT); 4489181641Skmacy if (pm == kernel_pmap && va < KERNBASE) 4490181641Skmacy continue; 4491181641Skmacy if (pm != kernel_pmap && va > UPT_MAX_ADDRESS) 4492181641Skmacy continue; 4493181641Skmacy ptep = pmap_pte(pm, va); 4494181641Skmacy if (pmap_pte_v(ptep)) 4495181641Skmacy printf("%x:%x ", va, *ptep); 4496181641Skmacy }; 4497181641Skmacy 4498181641Skmacy} 4499181641Skmacy 4500181641Skmacyvoid 4501181641Skmacypmap_pvdump(vm_paddr_t pa) 4502181641Skmacy{ 4503181641Skmacy pv_entry_t pv; 4504181641Skmacy pmap_t pmap; 4505181641Skmacy vm_page_t m; 4506181641Skmacy 4507181641Skmacy printf("pa %x", pa); 4508181641Skmacy m = PHYS_TO_VM_PAGE(pa); 4509247678Sattilio TAILQ_FOREACH(pv, &m->md.pv_list, pv_next) { 4510181641Skmacy pmap = PV_PMAP(pv); 4511181641Skmacy printf(" -> pmap %p, va %x", (void *)pmap, pv->pv_va); 4512181641Skmacy pads(pmap); 4513181641Skmacy } 4514181641Skmacy printf(" "); 4515181641Skmacy} 4516181641Skmacy#endif 4517