common.h revision 318851
1/*-
2 * Copyright (c) 2011 Chelsio Communications, Inc.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 *    notice, this list of conditions and the following disclaimer in the
12 *    documentation and/or other materials provided with the distribution.
13 *
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24 * SUCH DAMAGE.
25 *
26 * $FreeBSD: stable/10/sys/dev/cxgbe/common/common.h 318851 2017-05-25 01:43:28Z np $
27 *
28 */
29
30#ifndef __CHELSIO_COMMON_H
31#define __CHELSIO_COMMON_H
32
33#include "t4_hw.h"
34
35#define GLBL_INTR_MASK (F_CIM | F_MPS | F_PL | F_PCIE | F_MC0 | F_EDC0 | \
36		F_EDC1 | F_LE | F_TP | F_MA | F_PM_TX | F_PM_RX | F_ULP_RX | \
37		F_CPL_SWITCH | F_SGE | F_ULP_TX)
38
39enum {
40	MAX_NPORTS     = 4,     /* max # of ports */
41	SERNUM_LEN     = 24,    /* Serial # length */
42	EC_LEN         = 16,    /* E/C length */
43	ID_LEN         = 16,    /* ID length */
44	PN_LEN         = 16,    /* Part Number length */
45	MACADDR_LEN    = 12,    /* MAC Address length */
46};
47
48enum {
49	T4_REGMAP_SIZE = (160 * 1024),
50	T5_REGMAP_SIZE = (332 * 1024),
51};
52
53enum { MEM_EDC0, MEM_EDC1, MEM_MC, MEM_MC0 = MEM_MC, MEM_MC1 };
54
55enum dev_master { MASTER_CANT, MASTER_MAY, MASTER_MUST };
56
57enum dev_state { DEV_STATE_UNINIT, DEV_STATE_INIT, DEV_STATE_ERR };
58
59enum {
60	PAUSE_RX      = 1 << 0,
61	PAUSE_TX      = 1 << 1,
62	PAUSE_AUTONEG = 1 << 2
63};
64
65enum {
66	FEC_RS        = 1 << 0,
67	FEC_BASER_RS  = 1 << 1,
68	FEC_RESERVED  = 1 << 2,
69};
70
71struct port_stats {
72	u64 tx_octets;            /* total # of octets in good frames */
73	u64 tx_frames;            /* all good frames */
74	u64 tx_bcast_frames;      /* all broadcast frames */
75	u64 tx_mcast_frames;      /* all multicast frames */
76	u64 tx_ucast_frames;      /* all unicast frames */
77	u64 tx_error_frames;      /* all error frames */
78
79	u64 tx_frames_64;         /* # of Tx frames in a particular range */
80	u64 tx_frames_65_127;
81	u64 tx_frames_128_255;
82	u64 tx_frames_256_511;
83	u64 tx_frames_512_1023;
84	u64 tx_frames_1024_1518;
85	u64 tx_frames_1519_max;
86
87	u64 tx_drop;              /* # of dropped Tx frames */
88	u64 tx_pause;             /* # of transmitted pause frames */
89	u64 tx_ppp0;              /* # of transmitted PPP prio 0 frames */
90	u64 tx_ppp1;              /* # of transmitted PPP prio 1 frames */
91	u64 tx_ppp2;              /* # of transmitted PPP prio 2 frames */
92	u64 tx_ppp3;              /* # of transmitted PPP prio 3 frames */
93	u64 tx_ppp4;              /* # of transmitted PPP prio 4 frames */
94	u64 tx_ppp5;              /* # of transmitted PPP prio 5 frames */
95	u64 tx_ppp6;              /* # of transmitted PPP prio 6 frames */
96	u64 tx_ppp7;              /* # of transmitted PPP prio 7 frames */
97
98	u64 rx_octets;            /* total # of octets in good frames */
99	u64 rx_frames;            /* all good frames */
100	u64 rx_bcast_frames;      /* all broadcast frames */
101	u64 rx_mcast_frames;      /* all multicast frames */
102	u64 rx_ucast_frames;      /* all unicast frames */
103	u64 rx_too_long;          /* # of frames exceeding MTU */
104	u64 rx_jabber;            /* # of jabber frames */
105	u64 rx_fcs_err;           /* # of received frames with bad FCS */
106	u64 rx_len_err;           /* # of received frames with length error */
107	u64 rx_symbol_err;        /* symbol errors */
108	u64 rx_runt;              /* # of short frames */
109
110	u64 rx_frames_64;         /* # of Rx frames in a particular range */
111	u64 rx_frames_65_127;
112	u64 rx_frames_128_255;
113	u64 rx_frames_256_511;
114	u64 rx_frames_512_1023;
115	u64 rx_frames_1024_1518;
116	u64 rx_frames_1519_max;
117
118	u64 rx_pause;             /* # of received pause frames */
119	u64 rx_ppp0;              /* # of received PPP prio 0 frames */
120	u64 rx_ppp1;              /* # of received PPP prio 1 frames */
121	u64 rx_ppp2;              /* # of received PPP prio 2 frames */
122	u64 rx_ppp3;              /* # of received PPP prio 3 frames */
123	u64 rx_ppp4;              /* # of received PPP prio 4 frames */
124	u64 rx_ppp5;              /* # of received PPP prio 5 frames */
125	u64 rx_ppp6;              /* # of received PPP prio 6 frames */
126	u64 rx_ppp7;              /* # of received PPP prio 7 frames */
127
128	u64 rx_ovflow0;           /* drops due to buffer-group 0 overflows */
129	u64 rx_ovflow1;           /* drops due to buffer-group 1 overflows */
130	u64 rx_ovflow2;           /* drops due to buffer-group 2 overflows */
131	u64 rx_ovflow3;           /* drops due to buffer-group 3 overflows */
132	u64 rx_trunc0;            /* buffer-group 0 truncated packets */
133	u64 rx_trunc1;            /* buffer-group 1 truncated packets */
134	u64 rx_trunc2;            /* buffer-group 2 truncated packets */
135	u64 rx_trunc3;            /* buffer-group 3 truncated packets */
136};
137
138struct lb_port_stats {
139	u64 octets;
140	u64 frames;
141	u64 bcast_frames;
142	u64 mcast_frames;
143	u64 ucast_frames;
144	u64 error_frames;
145
146	u64 frames_64;
147	u64 frames_65_127;
148	u64 frames_128_255;
149	u64 frames_256_511;
150	u64 frames_512_1023;
151	u64 frames_1024_1518;
152	u64 frames_1519_max;
153
154	u64 drop;
155
156	u64 ovflow0;
157	u64 ovflow1;
158	u64 ovflow2;
159	u64 ovflow3;
160	u64 trunc0;
161	u64 trunc1;
162	u64 trunc2;
163	u64 trunc3;
164};
165
166struct tp_tcp_stats {
167	u32 tcp_out_rsts;
168	u64 tcp_in_segs;
169	u64 tcp_out_segs;
170	u64 tcp_retrans_segs;
171};
172
173struct tp_usm_stats {
174	u32 frames;
175	u32 drops;
176	u64 octets;
177};
178
179struct tp_fcoe_stats {
180	u32 frames_ddp;
181	u32 frames_drop;
182	u64 octets_ddp;
183};
184
185struct tp_err_stats {
186	u32 mac_in_errs[MAX_NCHAN];
187	u32 hdr_in_errs[MAX_NCHAN];
188	u32 tcp_in_errs[MAX_NCHAN];
189	u32 tnl_cong_drops[MAX_NCHAN];
190	u32 ofld_chan_drops[MAX_NCHAN];
191	u32 tnl_tx_drops[MAX_NCHAN];
192	u32 ofld_vlan_drops[MAX_NCHAN];
193	u32 tcp6_in_errs[MAX_NCHAN];
194	u32 ofld_no_neigh;
195	u32 ofld_cong_defer;
196};
197
198struct tp_proxy_stats {
199	u32 proxy[MAX_NCHAN];
200};
201
202struct tp_cpl_stats {
203	u32 req[MAX_NCHAN];
204	u32 rsp[MAX_NCHAN];
205};
206
207struct tp_rdma_stats {
208	u32 rqe_dfr_pkt;
209	u32 rqe_dfr_mod;
210};
211
212struct sge_params {
213	int timer_val[SGE_NTIMERS];	/* final, scaled values */
214	int counter_val[SGE_NCOUNTERS];
215	int fl_starve_threshold;
216	int fl_starve_threshold2;
217	int page_shift;
218	int eq_s_qpp;
219	int iq_s_qpp;
220	int spg_len;
221	int pad_boundary;
222	int pack_boundary;
223	int fl_pktshift;
224	u32 sge_control;
225	u32 sge_fl_buffer_size[SGE_FLBUF_SIZES];
226};
227
228struct tp_params {
229	unsigned int tre;            /* log2 of core clocks per TP tick */
230	unsigned int dack_re;        /* DACK timer resolution */
231	unsigned int la_mask;        /* what events are recorded by TP LA */
232	unsigned short tx_modq[MAX_NCHAN];  /* channel to modulation queue map */
233
234	uint32_t vlan_pri_map;
235	uint32_t ingress_config;
236	__be16 err_vec_mask;
237
238	int8_t fcoe_shift;
239	int8_t port_shift;
240	int8_t vnic_shift;
241	int8_t vlan_shift;
242	int8_t tos_shift;
243	int8_t protocol_shift;
244	int8_t ethertype_shift;
245	int8_t macmatch_shift;
246	int8_t matchtype_shift;
247	int8_t frag_shift;
248};
249
250struct vpd_params {
251	unsigned int cclk;
252	u8 ec[EC_LEN + 1];
253	u8 sn[SERNUM_LEN + 1];
254	u8 id[ID_LEN + 1];
255	u8 pn[PN_LEN + 1];
256	u8 na[MACADDR_LEN + 1];
257};
258
259struct pci_params {
260	unsigned int vpd_cap_addr;
261	unsigned int mps;
262	unsigned short speed;
263	unsigned short width;
264};
265
266/*
267 * Firmware device log.
268 */
269struct devlog_params {
270	u32 memtype;			/* which memory (FW_MEMTYPE_* ) */
271	u32 start;			/* start of log in firmware memory */
272	u32 size;			/* size of log */
273	u32 addr;			/* start address in flat addr space */
274};
275
276/* Stores chip specific parameters */
277struct chip_params {
278	u8 nchan;
279	u8 pm_stats_cnt;
280	u8 cng_ch_bits_log;		/* congestion channel map bits width */
281	u8 nsched_cls;
282	u8 cim_num_obq;
283	u16 mps_rplc_size;
284	u16 vfcount;
285	u32 sge_fl_db;
286	u16 mps_tcam_size;
287};
288
289/* VF-only parameters. */
290
291/*
292 * Global Receive Side Scaling (RSS) parameters in host-native format.
293 */
294struct rss_params {
295	unsigned int mode;		/* RSS mode */
296	union {
297	    struct {
298		u_int synmapen:1;	/* SYN Map Enable */
299		u_int syn4tupenipv6:1;	/* enable hashing 4-tuple IPv6 SYNs */
300		u_int syn2tupenipv6:1;	/* enable hashing 2-tuple IPv6 SYNs */
301		u_int syn4tupenipv4:1;	/* enable hashing 4-tuple IPv4 SYNs */
302		u_int syn2tupenipv4:1;	/* enable hashing 2-tuple IPv4 SYNs */
303		u_int ofdmapen:1;	/* Offload Map Enable */
304		u_int tnlmapen:1;	/* Tunnel Map Enable */
305		u_int tnlalllookup:1;	/* Tunnel All Lookup */
306		u_int hashtoeplitz:1;	/* use Toeplitz hash */
307	    } basicvirtual;
308	} u;
309};
310
311/*
312 * Maximum resources provisioned for a PCI VF.
313 */
314struct vf_resources {
315	unsigned int nvi;		/* N virtual interfaces */
316	unsigned int neq;		/* N egress Qs */
317	unsigned int nethctrl;		/* N egress ETH or CTRL Qs */
318	unsigned int niqflint;		/* N ingress Qs/w free list(s) & intr */
319	unsigned int niq;		/* N ingress Qs */
320	unsigned int tc;		/* PCI-E traffic class */
321	unsigned int pmask;		/* port access rights mask */
322	unsigned int nexactf;		/* N exact MPS filters */
323	unsigned int r_caps;		/* read capabilities */
324	unsigned int wx_caps;		/* write/execute capabilities */
325};
326
327struct adapter_params {
328	struct sge_params sge;
329	struct tp_params  tp;		/* PF-only */
330	struct vpd_params vpd;
331	struct pci_params pci;
332	struct devlog_params devlog;	/* PF-only */
333	struct rss_params rss;		/* VF-only */
334	struct vf_resources vfres;	/* VF-only */
335
336	unsigned int sf_size;             /* serial flash size in bytes */
337	unsigned int sf_nsec;             /* # of flash sectors */
338
339	unsigned int fw_vers;		/* firmware version */
340	unsigned int bs_vers;		/* bootstrap version */
341	unsigned int tp_vers;		/* TP microcode version */
342	unsigned int er_vers;		/* expansion ROM version */
343	unsigned int scfg_vers;		/* Serial Configuration version */
344	unsigned int vpd_vers;		/* VPD version */
345
346	unsigned short mtus[NMTUS];
347	unsigned short a_wnd[NCCTRL_WIN];
348	unsigned short b_wnd[NCCTRL_WIN];
349
350	u_int ftid_min;
351	u_int ftid_max;
352	u_int etid_min;
353	u_int netids;
354
355	unsigned int cim_la_size;
356
357	uint8_t nports;		/* # of ethernet ports */
358	uint8_t portvec;
359	unsigned int chipid:4;	/* chip ID.  T4 = 4, T5 = 5, ... */
360	unsigned int rev:4;	/* chip revision */
361	unsigned int fpga:1;	/* this is an FPGA */
362	unsigned int offload:1;	/* hw is TOE capable, fw has divvied up card
363				   resources for TOE operation. */
364	unsigned int bypass:1;	/* this is a bypass card */
365	unsigned int ethoffload:1;
366
367	unsigned int ofldq_wr_cred;
368	unsigned int eo_wr_cred;
369
370	unsigned int max_ordird_qp;
371	unsigned int max_ird_adapter;
372};
373
374#define CHELSIO_T4		0x4
375#define CHELSIO_T5		0x5
376#define CHELSIO_T6		0x6
377
378/*
379 * State needed to monitor the forward progress of SGE Ingress DMA activities
380 * and possible hangs.
381 */
382struct sge_idma_monitor_state {
383	unsigned int idma_1s_thresh;	/* 1s threshold in Core Clock ticks */
384	unsigned int idma_stalled[2];	/* synthesized stalled timers in HZ */
385	unsigned int idma_state[2];	/* IDMA Hang detect state */
386	unsigned int idma_qid[2];	/* IDMA Hung Ingress Queue ID */
387	unsigned int idma_warn[2];	/* time to warning in HZ */
388};
389
390struct trace_params {
391	u32 data[TRACE_LEN / 4];
392	u32 mask[TRACE_LEN / 4];
393	unsigned short snap_len;
394	unsigned short min_len;
395	unsigned char skip_ofst;
396	unsigned char skip_len;
397	unsigned char invert;
398	unsigned char port;
399};
400
401struct link_config {
402	unsigned short supported;        /* link capabilities */
403	unsigned short advertising;      /* advertised capabilities */
404	unsigned short lp_advertising;   /* peer advertised capabilities */
405	unsigned int   requested_speed;  /* speed user has requested */
406	unsigned int   speed;            /* actual link speed */
407	unsigned char  requested_fc;     /* flow control user has requested */
408	unsigned char  fc;               /* actual link flow control */
409	unsigned char  requested_fec;    /* FEC user has requested */
410	unsigned char  fec;              /* actual FEC */
411	unsigned char  autoneg;          /* autonegotiating? */
412	unsigned char  link_ok;          /* link up? */
413	unsigned char  link_down_rc;     /* link down reason */
414};
415
416#include "adapter.h"
417
418#ifndef PCI_VENDOR_ID_CHELSIO
419# define PCI_VENDOR_ID_CHELSIO 0x1425
420#endif
421
422#define for_each_port(adapter, iter) \
423	for (iter = 0; iter < (adapter)->params.nports; ++iter)
424
425static inline int is_ftid(const struct adapter *sc, u_int tid)
426{
427
428	return (tid >= sc->params.ftid_min && tid <= sc->params.ftid_max);
429}
430
431static inline int is_etid(const struct adapter *sc, u_int tid)
432{
433
434	return (tid >= sc->params.etid_min);
435}
436
437static inline int is_offload(const struct adapter *adap)
438{
439	return adap->params.offload;
440}
441
442static inline int is_ethoffload(const struct adapter *adap)
443{
444	return adap->params.ethoffload;
445}
446
447static inline int chip_id(struct adapter *adap)
448{
449	return adap->params.chipid;
450}
451
452static inline int chip_rev(struct adapter *adap)
453{
454	return adap->params.rev;
455}
456
457static inline int is_t4(struct adapter *adap)
458{
459	return adap->params.chipid == CHELSIO_T4;
460}
461
462static inline int is_t5(struct adapter *adap)
463{
464	return adap->params.chipid == CHELSIO_T5;
465}
466
467static inline int is_t6(struct adapter *adap)
468{
469	return adap->params.chipid == CHELSIO_T6;
470}
471
472static inline int is_fpga(struct adapter *adap)
473{
474	 return adap->params.fpga;
475}
476
477static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
478{
479	return adap->params.vpd.cclk / 1000;
480}
481
482static inline unsigned int us_to_core_ticks(const struct adapter *adap,
483					    unsigned int us)
484{
485	return (us * adap->params.vpd.cclk) / 1000;
486}
487
488static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
489					    unsigned int ticks)
490{
491	/* add Core Clock / 2 to round ticks to nearest uS */
492	return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
493		adapter->params.vpd.cclk);
494}
495
496static inline unsigned int dack_ticks_to_usec(const struct adapter *adap,
497					      unsigned int ticks)
498{
499	return (ticks << adap->params.tp.dack_re) / core_ticks_per_usec(adap);
500}
501
502void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask, u32 val);
503
504int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
505			    int size, void *rpl, bool sleep_ok, int timeout);
506int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
507		    void *rpl, bool sleep_ok);
508
509static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
510				     const void *cmd, int size, void *rpl,
511				     int timeout)
512{
513	return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
514				       timeout);
515}
516
517static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
518			     int size, void *rpl)
519{
520	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
521}
522
523static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
524				int size, void *rpl)
525{
526	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
527}
528
529void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
530		      unsigned int data_reg, u32 *vals, unsigned int nregs,
531		      unsigned int start_idx);
532void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
533		       unsigned int data_reg, const u32 *vals,
534		       unsigned int nregs, unsigned int start_idx);
535
536u32 t4_hw_pci_read_cfg4(adapter_t *adapter, int reg);
537
538struct fw_filter_wr;
539
540void t4_intr_enable(struct adapter *adapter);
541void t4_intr_disable(struct adapter *adapter);
542void t4_intr_clear(struct adapter *adapter);
543int t4_slow_intr_handler(struct adapter *adapter);
544
545int t4_hash_mac_addr(const u8 *addr);
546int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port,
547		  struct link_config *lc);
548int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
549int t4_seeprom_read(struct adapter *adapter, u32 addr, u32 *data);
550int t4_seeprom_write(struct adapter *adapter, u32 addr, u32 data);
551int t4_eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz);
552int t4_seeprom_wp(struct adapter *adapter, int enable);
553int t4_read_flash(struct adapter *adapter, unsigned int addr, unsigned int nwords,
554		  u32 *data, int byte_oriented);
555int t4_write_flash(struct adapter *adapter, unsigned int addr,
556		   unsigned int n, const u8 *data, int byte_oriented);
557int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
558int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
559int t5_fw_init_extern_mem(struct adapter *adap);
560int t4_load_bootcfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
561int t4_load_boot(struct adapter *adap, u8 *boot_data,
562                 unsigned int boot_addr, unsigned int size);
563int t4_flash_erase_sectors(struct adapter *adapter, int start, int end);
564int t4_flash_cfg_addr(struct adapter *adapter);
565int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
566int t4_get_fw_version(struct adapter *adapter, u32 *vers);
567int t4_get_bs_version(struct adapter *adapter, u32 *vers);
568int t4_get_tp_version(struct adapter *adapter, u32 *vers);
569int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
570int t4_get_scfg_version(struct adapter *adapter, u32 *vers);
571int t4_get_vpd_version(struct adapter *adapter, u32 *vers);
572int t4_get_version_info(struct adapter *adapter);
573int t4_init_hw(struct adapter *adapter, u32 fw_params);
574const struct chip_params *t4_get_chip_params(int chipid);
575int t4_prep_adapter(struct adapter *adapter, u8 *buf);
576int t4_shutdown_adapter(struct adapter *adapter);
577int t4_init_devlog_params(struct adapter *adapter, int fw_attach);
578int t4_init_sge_params(struct adapter *adapter);
579int t4_init_tp_params(struct adapter *adap);
580int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
581int t4_port_init(struct adapter *adap, int mbox, int pf, int vf, int port_id);
582void t4_fatal_err(struct adapter *adapter);
583void t4_db_full(struct adapter *adapter);
584void t4_db_dropped(struct adapter *adapter);
585int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
586			int filter_index, int enable);
587void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
588			 int filter_index, int *enabled);
589int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
590			int start, int n, const u16 *rspq, unsigned int nrspq);
591int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
592		       unsigned int flags);
593int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
594		     unsigned int flags, unsigned int defq, unsigned int skeyidx,
595		     unsigned int skey);
596int t4_read_rss(struct adapter *adapter, u16 *entries);
597void t4_fw_tp_pio_rw(struct adapter *adap, u32 *vals, unsigned int nregs,
598		  unsigned int start_index, unsigned int rw);
599void t4_read_rss_key(struct adapter *adapter, u32 *key);
600void t4_write_rss_key(struct adapter *adap, u32 *key, int idx);
601void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index, u32 *valp);
602void t4_write_rss_pf_config(struct adapter *adapter, unsigned int index, u32 val);
603void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
604			   u32 *vfl, u32 *vfh);
605void t4_write_rss_vf_config(struct adapter *adapter, unsigned int index,
606			    u32 vfl, u32 vfh);
607u32 t4_read_rss_pf_map(struct adapter *adapter);
608void t4_write_rss_pf_map(struct adapter *adapter, u32 pfmap);
609u32 t4_read_rss_pf_mask(struct adapter *adapter);
610void t4_write_rss_pf_mask(struct adapter *adapter, u32 pfmask);
611int t4_mps_set_active_ports(struct adapter *adap, unsigned int port_mask);
612void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
613void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
614void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
615int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data, size_t n);
616int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data, size_t n);
617int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
618		unsigned int *valp);
619int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
620		 const unsigned int *valp);
621int t4_cim_ctl_read(struct adapter *adap, unsigned int addr, unsigned int n,
622		    unsigned int *valp);
623int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
624void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
625		unsigned int *pif_req_wrptr, unsigned int *pif_rsp_wrptr);
626void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
627int t4_get_flash_params(struct adapter *adapter);
628
629u32 t4_read_pcie_cfg4(struct adapter *adap, int reg, int drv_fw_attach);
630int t4_mc_read(struct adapter *adap, int idx, u32 addr,
631	       __be32 *data, u64 *parity);
632int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *parity);
633int t4_mem_read(struct adapter *adap, int mtype, u32 addr, u32 size,
634		__be32 *data);
635void t4_idma_monitor_init(struct adapter *adapter,
636			  struct sge_idma_monitor_state *idma);
637void t4_idma_monitor(struct adapter *adapter,
638		     struct sge_idma_monitor_state *idma,
639		     int hz, int ticks);
640
641unsigned int t4_get_regs_len(struct adapter *adapter);
642void t4_get_regs(struct adapter *adap, u8 *buf, size_t buf_size);
643
644const char *t4_get_port_type_description(enum fw_port_type port_type);
645void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
646void t4_get_port_stats_offset(struct adapter *adap, int idx,
647		struct port_stats *stats,
648		struct port_stats *offset);
649void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
650void t4_clr_port_stats(struct adapter *adap, int idx);
651
652void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
653void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
654void t4_read_pace_tbl(struct adapter *adap, unsigned int pace_vals[NTX_SCHED]);
655void t4_get_tx_sched(struct adapter *adap, unsigned int sched, unsigned int *kbps,
656		     unsigned int *ipg);
657void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
658			    unsigned int mask, unsigned int val);
659void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
660void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st);
661void t4_tp_get_proxy_stats(struct adapter *adap, struct tp_proxy_stats *st);
662void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st);
663void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st);
664void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st);
665void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
666			 struct tp_tcp_stats *v6);
667void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
668		       struct tp_fcoe_stats *st);
669void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
670		  const unsigned short *alpha, const unsigned short *beta);
671
672void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
673
674int t4_set_sched_bps(struct adapter *adap, int sched, unsigned int kbps);
675int t4_set_sched_ipg(struct adapter *adap, int sched, unsigned int ipg);
676int t4_set_pace_tbl(struct adapter *adap, const unsigned int *pace_vals,
677		    unsigned int start, unsigned int n);
678void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
679int t4_set_filter_mode(struct adapter *adap, unsigned int mode_map);
680void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
681
682void t4_wol_magic_enable(struct adapter *adap, unsigned int port, const u8 *addr);
683int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
684		      u64 mask0, u64 mask1, unsigned int crc, bool enable);
685
686int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
687		enum dev_master master, enum dev_state *state);
688int t4_fw_bye(struct adapter *adap, unsigned int mbox);
689int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
690int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force);
691int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset);
692int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
693		  const u8 *fw_data, unsigned int size, int force);
694int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
695int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
696		    unsigned int vf, unsigned int nparams, const u32 *params,
697		    u32 *val);
698int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
699		       unsigned int vf, unsigned int nparams, const u32 *params,
700		       u32 *val, int rw);
701int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
702			  unsigned int pf, unsigned int vf,
703			  unsigned int nparams, const u32 *params,
704			  const u32 *val, int timeout);
705int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
706		  unsigned int vf, unsigned int nparams, const u32 *params,
707		  const u32 *val);
708int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
709		unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
710		unsigned int rxqi, unsigned int rxq, unsigned int tc,
711		unsigned int vi, unsigned int cmask, unsigned int pmask,
712		unsigned int exactf, unsigned int rcaps, unsigned int wxcaps);
713int t4_alloc_vi_func(struct adapter *adap, unsigned int mbox,
714		     unsigned int port, unsigned int pf, unsigned int vf,
715		     unsigned int nmac, u8 *mac, u16 *rss_size,
716		     unsigned int portfunc, unsigned int idstype);
717int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
718		unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
719		u16 *rss_size);
720int t4_free_vi(struct adapter *adap, unsigned int mbox,
721	       unsigned int pf, unsigned int vf,
722	       unsigned int viid);
723int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
724		  int mtu, int promisc, int all_multi, int bcast, int vlanex,
725		  bool sleep_ok);
726int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox, unsigned int viid,
727		      bool free, unsigned int naddr, const u8 **addr, u16 *idx,
728		      u64 *hash, bool sleep_ok);
729int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
730		  int idx, const u8 *addr, bool persist, bool add_smt);
731int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
732		     bool ucast, u64 vec, bool sleep_ok);
733int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
734			unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
735int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
736		 bool rx_en, bool tx_en);
737int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
738		     unsigned int nblinks);
739int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
740	       unsigned int mmd, unsigned int reg, unsigned int *valp);
741int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
742	       unsigned int mmd, unsigned int reg, unsigned int val);
743int t4_i2c_rd(struct adapter *adap, unsigned int mbox,
744	      int port, unsigned int devid,
745	      unsigned int offset, unsigned int len,
746	      u8 *buf);
747int t4_i2c_wr(struct adapter *adap, unsigned int mbox,
748	      int port, unsigned int devid,
749	      unsigned int offset, unsigned int len,
750	      u8 *buf);
751int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf,
752	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
753	       unsigned int fl0id, unsigned int fl1id);
754int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
755	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
756	       unsigned int fl0id, unsigned int fl1id);
757int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
758		   unsigned int vf, unsigned int eqid);
759int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
760		    unsigned int vf, unsigned int eqid);
761int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
762		    unsigned int vf, unsigned int eqid);
763int t4_sge_ctxt_rd(struct adapter *adap, unsigned int mbox, unsigned int cid,
764		   enum ctxt_type ctype, u32 *data);
765int t4_sge_ctxt_rd_bd(struct adapter *adap, unsigned int cid, enum ctxt_type ctype,
766		      u32 *data);
767int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox);
768const char *t4_link_down_rc_str(unsigned char link_down_rc);
769int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
770int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox, u32 addr, u32 val);
771int t4_sched_config(struct adapter *adapter, int type, int minmaxen,
772		    int sleep_ok);
773int t4_sched_params(struct adapter *adapter, int type, int level, int mode,
774		    int rateunit, int ratemode, int channel, int cl,
775		    int minrate, int maxrate, int weight, int pktsize,
776		    int sleep_ok);
777int t4_sched_params_ch_rl(struct adapter *adapter, int channel, int ratemode,
778			  unsigned int maxrate, int sleep_ok);
779int t4_sched_params_cl_wrr(struct adapter *adapter, int channel, int cl,
780			   int weight, int sleep_ok);
781int t4_sched_params_cl_rl_kbps(struct adapter *adapter, int channel, int cl,
782			       int mode, unsigned int maxrate, int pktsize,
783			       int sleep_ok);
784int t4_config_watchdog(struct adapter *adapter, unsigned int mbox,
785		       unsigned int pf, unsigned int vf,
786		       unsigned int timeout, unsigned int action);
787int t4_get_devlog_level(struct adapter *adapter, unsigned int *level);
788int t4_set_devlog_level(struct adapter *adapter, unsigned int level);
789void t4_sge_decode_idma_state(struct adapter *adapter, int state);
790
791static inline int t4vf_query_params(struct adapter *adapter,
792				    unsigned int nparams, const u32 *params,
793				    u32 *vals)
794{
795	return t4_query_params(adapter, 0, 0, 0, nparams, params, vals);
796}
797
798static inline int t4vf_set_params(struct adapter *adapter,
799				  unsigned int nparams, const u32 *params,
800				  const u32 *vals)
801{
802	return t4_set_params(adapter, 0, 0, 0, nparams, params, vals);
803}
804
805static inline int t4vf_wr_mbox(struct adapter *adap, const void *cmd,
806			       int size, void *rpl)
807{
808	return t4_wr_mbox(adap, adap->mbox, cmd, size, rpl);
809}
810
811int t4vf_wait_dev_ready(struct adapter *adapter);
812int t4vf_fw_reset(struct adapter *adapter);
813int t4vf_get_sge_params(struct adapter *adapter);
814int t4vf_get_rss_glb_config(struct adapter *adapter);
815int t4vf_get_vfres(struct adapter *adapter);
816int t4vf_prep_adapter(struct adapter *adapter);
817
818#endif /* __CHELSIO_COMMON_H */
819