/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/WebAssembly/ |
H A D | WebAssemblyPeephole.cpp | 97 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg); local
|
H A D | WebAssemblyRegStackify.cpp | 105 const auto *RegClass = MRI.getRegClass(MI->getOperand(0).getReg()); local 609 const auto *RegClass = MRI.getRegClass(Reg); local [all...] |
/freebsd-11-stable/contrib/llvm-project/llvm/include/llvm/CodeGen/ |
H A D | RegisterScavenging.h | 166 Register scavengeRegister(const TargetRegisterClass *RegClass, int SPAdj, argument
|
H A D | RegisterClassInfo.h | 47 std::unique_ptr<RCInfo[]> RegClass; member in class:llvm::RegisterClassInfo
|
H A D | RDFRegisters.h | 136 const TargetRegisterClass *RegClass = nullptr; member in struct:llvm::rdf::PhysicalRegisterInfo::RegInfo
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/CodeGen/ |
H A D | RenameIndependentSubregs.cpp | 134 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg); local
|
H A D | MachineRegisterInfo.cpp | 158 MachineRegisterInfo::createVirtualRegister(const TargetRegisterClass *RegClass, argument
|
H A D | TargetInstrInfo.cpp | 52 short RegClass = MCID.OpInfo[OpNum].RegClass; local
|
H A D | LiveIntervals.cpp | 1671 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg); local
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
H A D | Utils.cpp | 79 const TargetRegisterClass *RegClass = TII.getRegClass(II, OpIdx, &TRI, MF); local 30 constrainRegToClass(MachineRegisterInfo &MRI, const TargetInstrInfo &TII, const RegisterBankInfo &RBI, unsigned Reg, const TargetRegisterClass &RegClass) argument 40 constrainOperandRegClass( const MachineFunction &MF, const TargetRegisterInfo &TRI, MachineRegisterInfo &MRI, const TargetInstrInfo &TII, const RegisterBankInfo &RBI, MachineInstr &InsertPt, const TargetRegisterClass &RegClass, const MachineOperand &RegMO, unsigned OpIdx) argument [all...] |
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMBaseRegisterInfo.cpp | 814 const TargetRegisterClass *RegClass = local
|
H A D | ARMLoadStoreOptimizer.cpp | 581 unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) { argument
|
H A D | ARMFrameLowering.cpp | 1533 const TargetRegisterClass *RegClass = TII.getRegClass(MCID, i, TRI, MF); local
|
H A D | ARMBaseInstrInfo.cpp | 2433 const TargetRegisterClass *RegClass; local
|
H A D | ARMISelDAGToDAG.cpp | 1778 SDValue RegClass = local 1789 SDValue RegClass = local 1800 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, dl, local 1811 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, dl, local 1823 SDValue RegClass = local 1838 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, dl, local 1853 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, dl, local [all...] |
H A D | ARMISelLowering.cpp | 9208 SDValue RegClass = local
|
/freebsd-11-stable/contrib/llvm-project/llvm/utils/TableGen/ |
H A D | RISCVCompressInstEmitter.cpp | 140 bool RISCVCompressInstEmitter::validateRegister(Record *Reg, Record *RegClass) { argument
|
/freebsd-11-stable/contrib/llvm-project/llvm/include/llvm/MC/ |
H A D | MCInstrDesc.h | 81 int16_t RegClass; member in class:llvm::MCOperandInfo
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64AsmPrinter.cpp | 706 const TargetRegisterClass *RegClass; local
|
H A D | AArch64ISelLowering.cpp | 12846 SDValue RegClass = local
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/ |
H A D | ScheduleDAGRRList.cpp | 309 GetCostForDef(const ScheduleDAGSDNodes::RegDefIter &RegDefPos, const TargetLowering *TLI, const TargetInstrInfo *TII, const TargetRegisterInfo *TRI, unsigned &RegClass, unsigned &Cost, const MachineFunction &MF) argument
|
H A D | FastISel.cpp | 2041 const TargetRegisterClass *RegClass = local
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | SIInstrInfo.cpp | 763 const TargetRegisterClass *RegClass = MRI.getRegClass(DestReg); local [all...] |
H A D | AMDGPUISelDAGToDAG.cpp | 588 int RegClass = Desc.OpInfo[OpIdx].RegClass; local 686 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32); local
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86ISelDAGToDAG.cpp | 4315 unsigned RegClass = getMaskRC(MaskVT); local 4353 unsigned RegClass = getMaskRC(ResVT); local
|