Searched defs:RegClass (Results 1 - 25 of 25) sorted by relevance

/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/WebAssembly/
H A DWebAssemblyPeephole.cpp97 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg); local
H A DWebAssemblyRegStackify.cpp105 const auto *RegClass = MRI.getRegClass(MI->getOperand(0).getReg()); local
609 const auto *RegClass = MRI.getRegClass(Reg); local
[all...]
/freebsd-11-stable/contrib/llvm-project/llvm/include/llvm/CodeGen/
H A DRegisterScavenging.h166 Register scavengeRegister(const TargetRegisterClass *RegClass, int SPAdj, argument
H A DRegisterClassInfo.h47 std::unique_ptr<RCInfo[]> RegClass; member in class:llvm::RegisterClassInfo
H A DRDFRegisters.h136 const TargetRegisterClass *RegClass = nullptr; member in struct:llvm::rdf::PhysicalRegisterInfo::RegInfo
/freebsd-11-stable/contrib/llvm-project/llvm/lib/CodeGen/
H A DRenameIndependentSubregs.cpp134 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg); local
H A DMachineRegisterInfo.cpp158 MachineRegisterInfo::createVirtualRegister(const TargetRegisterClass *RegClass, argument
H A DTargetInstrInfo.cpp52 short RegClass = MCID.OpInfo[OpNum].RegClass; local
H A DLiveIntervals.cpp1671 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg); local
/freebsd-11-stable/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/
H A DUtils.cpp79 const TargetRegisterClass *RegClass = TII.getRegClass(II, OpIdx, &TRI, MF); local
30 constrainRegToClass(MachineRegisterInfo &MRI, const TargetInstrInfo &TII, const RegisterBankInfo &RBI, unsigned Reg, const TargetRegisterClass &RegClass) argument
40 constrainOperandRegClass( const MachineFunction &MF, const TargetRegisterInfo &TRI, MachineRegisterInfo &MRI, const TargetInstrInfo &TII, const RegisterBankInfo &RBI, MachineInstr &InsertPt, const TargetRegisterClass &RegClass, const MachineOperand &RegMO, unsigned OpIdx) argument
[all...]
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMBaseRegisterInfo.cpp814 const TargetRegisterClass *RegClass = local
H A DARMLoadStoreOptimizer.cpp581 unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) { argument
H A DARMFrameLowering.cpp1533 const TargetRegisterClass *RegClass = TII.getRegClass(MCID, i, TRI, MF); local
H A DARMBaseInstrInfo.cpp2433 const TargetRegisterClass *RegClass; local
H A DARMISelDAGToDAG.cpp1778 SDValue RegClass = local
1789 SDValue RegClass = local
1800 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, dl, local
1811 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, dl, local
1823 SDValue RegClass = local
1838 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, dl, local
1853 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, dl, local
[all...]
H A DARMISelLowering.cpp9208 SDValue RegClass = local
/freebsd-11-stable/contrib/llvm-project/llvm/utils/TableGen/
H A DRISCVCompressInstEmitter.cpp140 bool RISCVCompressInstEmitter::validateRegister(Record *Reg, Record *RegClass) { argument
/freebsd-11-stable/contrib/llvm-project/llvm/include/llvm/MC/
H A DMCInstrDesc.h81 int16_t RegClass; member in class:llvm::MCOperandInfo
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/AArch64/
H A DAArch64AsmPrinter.cpp706 const TargetRegisterClass *RegClass; local
H A DAArch64ISelLowering.cpp12846 SDValue RegClass = local
/freebsd-11-stable/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/
H A DScheduleDAGRRList.cpp309 GetCostForDef(const ScheduleDAGSDNodes::RegDefIter &RegDefPos, const TargetLowering *TLI, const TargetInstrInfo *TII, const TargetRegisterInfo *TRI, unsigned &RegClass, unsigned &Cost, const MachineFunction &MF) argument
H A DFastISel.cpp2041 const TargetRegisterClass *RegClass = local
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/AMDGPU/
H A DSIInstrInfo.cpp763 const TargetRegisterClass *RegClass = MRI.getRegClass(DestReg); local
[all...]
H A DAMDGPUISelDAGToDAG.cpp588 int RegClass = Desc.OpInfo[OpIdx].RegClass; local
686 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32); local
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/X86/
H A DX86ISelDAGToDAG.cpp4315 unsigned RegClass = getMaskRC(MaskVT); local
4353 unsigned RegClass = getMaskRC(ResVT); local

Completed in 415 milliseconds